Large Scale On-Chip Networks : An Accurate Multi-FPGA Emulation Platform - Archive ouverte HAL Access content directly
Conference Papers Year : 2008

Large Scale On-Chip Networks : An Accurate Multi-FPGA Emulation Platform

Abstract

Interconnect validation is an important early step toward global SoC (System-On-Chip) validation. Fast performances evaluation and design space exploration for NoCs (Networks-On-Chip) are therefore becoming critical issues. A significant speed up of the global validation process for NoC-centric SoCs could be achieved by prototyping such systems on reconfigurable devices (FPGA). However, as SoC complexity increases with the technology scaling, existing general purpose prototyping platforms are far from being suited for large systems. In this paper we present a study for a scalable multi-FPGA platform, designed for NoCs emulation and debugging. This platform allows the integration of complete systems as well as a near cycle-accurate performance estimation.

Keywords

No file

Dates and versions

hal-00349055 , version 1 (23-12-2008)

Identifiers

Cite

A. Kouadri-Mostefaoui, Frédéric Rousseau, Frédéric Pétrot. Large Scale On-Chip Networks : An Accurate Multi-FPGA Emulation Platform. 11th EUROMICRO Conference on Digital System Design Architectures Methods and Tools (DSD'08), Sep 2008, Parma, Italy. pp.3-9, ⟨10.1109/DSD.2008.130⟩. ⟨hal-00349055⟩

Collections

UGA CNRS TIMA
69 View
0 Download

Altmetric

Share

Gmail Facebook X LinkedIn More