Return Path Assumption Validation for Inductance Modeling in Digital Design
Résumé
Inductance modeling for on-chip interconnects in a typical digital environment is proposed. Regarding the effective loop inductance computation, the issue of current return path assumptions is first discussed. Then, sensible assumptions about the return path localization are presented and systematically validated. Finally, representative structure models allowing relayout effective inductance estimations are suggested.