Memory aware HLS and the implementation of ageing vectors
Résumé
We introduce a new approach to take into account the memory architecture and the memory mapping in behavioral synthesis. We formalize the memory mapping as input constraints of our synthesis tool. A Memory Constraint Graph and an accessibility criterion are used during the scheduling step. Then, a new strategy for implementing signals (ageing vectors) is introduced. We formalize the maturing process and explain how it may generate memory conflicts over several iterations of the algorithm. The final Compatibility Graph indicates the set of valid mappings for every signal. Several experiments are performed with our HLS tool GAUT.
Domaines
Architectures Matérielles [cs.AR]
Loading...