Design and Test of a 65nm CMOS Front-End with Zero Dead Time for Next Generation Pixel Detectors - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2017

Design and Test of a 65nm CMOS Front-End with Zero Dead Time for Next Generation Pixel Detectors

L. Gaioni
  • Fonction : Auteur
D. Braga
  • Fonction : Auteur
D. Christian
  • Fonction : Auteur
G. Deptuch
  • Fonction : Auteur
F. Fahim.
  • Fonction : Auteur
L. Ratti
  • Fonction : Auteur
V. Re
  • Fonction : Auteur
T. Zimmerman
  • Fonction : Auteur

Résumé

This work is concerned with the experimental characterization of a synchronous analog processor with zero dead time developed in a 65 nm CMOS technology, conceived for pixel detectors at the HL-LHC experiment upgrades. It includes a low noise, fast charge sensitive amplifier with detector leakage compensation circuit, and a compact, single ended comparator able to correctly process hits belonging to two consecutive bunch crossing periods. A 2-bit Flash ADC is exploited for digital conversion immediately after the preamplifier. A description of the circuits integrated in the front-end processor and the initial characterization results are provided.

Dates et versions

hal-02058531 , version 1 (06-03-2019)

Identifiants

Citer

L. Gaioni, D. Braga, D. Christian, G. Deptuch, F. Fahim., et al.. Design and Test of a 65nm CMOS Front-End with Zero Dead Time for Next Generation Pixel Detectors. Topical Workshop on Electronics for Particle Physics, Sep 2017, Santa Cruz, United States. pp.021, ⟨10.22323/1.313.0021⟩. ⟨hal-02058531⟩
24 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More