SysML Models Verification and Validation in an Industrial Context: Challenges and Experimentation - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2018

SysML Models Verification and Validation in an Industrial Context: Challenges and Experimentation

Résumé

This paper presents a solution for SysML model verification and validation, with a return of experience from its implementation in an industrial context. We present this solution as a way to overcome issues regarding the use of SysML in an industrial context. We contribute by providing a method and a list of the existing challenges and experimentation results. We advocate the need to have semantics for SysML models without having to define a full domain-specific modeling language. We highlight the work, requirements and benefits that arise from the application of existing technical solutions, and hint at new perspectives and future development in system verification and validation.
Fichier principal
Vignette du fichier
2018-ECMFA.pdf (717.13 Ko) Télécharger le fichier
Origine : Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-01815510 , version 1 (14-06-2018)

Identifiants

  • HAL Id : hal-01815510 , version 1

Citer

Ronan Baduel, Mohammad Chami, Jean-Michel Bruel, Iulian Ober. SysML Models Verification and Validation in an Industrial Context: Challenges and Experimentation. European Conference on Modelling Foundations and Applications, Jun 2018, Toulouse, France. ⟨hal-01815510⟩
213 Consultations
1011 Téléchargements

Partager

Gmail Facebook X LinkedIn More