Detailed and highly parallelizable cycle-accurate network-on-chip simulation on GPGPU - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2017

Detailed and highly parallelizable cycle-accurate network-on-chip simulation on GPGPU

Résumé

As the number of processing elements in modern chips keeps increasing, the evaluation of new designs will need to account for various challenges at the NoC level. To cope with the impractically long run times when simulating large NoCs, we introduce a novel GPU-based parallel simulation method that can speed up simulations by over 250×, while offering RTL-like accuracy. These promising results make our simulation method ideal for evaluating future NoCs comprising thousands of nodes.
Fichier non déposé

Dates et versions

hal-01523898 , version 1 (17-05-2017)

Licence

Paternité - Pas d'utilisation commerciale

Identifiants

  • HAL Id : hal-01523898 , version 1

Citer

A. Charif, A. Coelho, Nacer-Eddine Zergainoh, M. Nicolaidis. Detailed and highly parallelizable cycle-accurate network-on-chip simulation on GPGPU. ACM/IEEE Design Automation Conference (ASPDAC 2017), Jan 2017, Chiba/Tokyo, Japan. pp.672-677. ⟨hal-01523898⟩

Collections

UGA CNRS TIMA
65 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More