FPGA Acceleration of a Pseudorandom Number Generator based on Chaotic Iterations - Archive ouverte HAL Accéder directement au contenu
Article Dans Une Revue Journal of Information Security and Applications Année : 2014

FPGA Acceleration of a Pseudorandom Number Generator based on Chaotic Iterations

Résumé

As any well-designed information security application uses a very large quantity of good pseudorandom numbers, inefficient generation of these numbers can be a significant bottleneck in various situations. In previous research works, a technique that applies well-defined discrete iterations, satisfying the reputed Devaney's definition of chaos, has been developed. It has been proven that the generators embedding these chaotic iterations (CIs) produce truly chaotic random numbers. In this new article, these generators based on chaotic iterations are redesigned specifically for Field Programmable Gate Array (FPGA) hardware, leading to an obvious improvement of the generation rate. Analyses illustrate that statistically perfect and chaotic random sequences are produced. Additionally, such generators can also be cryptographically secure. To show the effectiveness of the method, an application in the information hiding domain is finally proposed.
Fichier non déposé

Dates et versions

hal-01303422 , version 1 (18-04-2016)

Identifiants

  • HAL Id : hal-01303422 , version 1

Citer

Xiaole Fang, Qianxue Wang, Christophe Guyeux, Jacques Bahi. FPGA Acceleration of a Pseudorandom Number Generator based on Chaotic Iterations. Journal of Information Security and Applications, 2014, 19 (1), pp.78--87. ⟨hal-01303422⟩
72 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More