Syndrome Based Check Node Processing of High Order NB-LDPC Decoders - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2015

Syndrome Based Check Node Processing of High Order NB-LDPC Decoders

Résumé

—Non-binary low-density parity-check codes have superior communications performance compared to their binary counterparts. However, to be an option for future standards, efficient hardware architectures must be developed. State-of-the-art decoding algorithms lead to architectures suffering from low throughput and high latency. The check node function accounts for the largest part of the decoders overall complexity. In this paper a new, hardware aware check node algorithm is proposed. It has state-of-the-art communications performance while reducing the decoding complexity. Moreover the presented algorithm allows for parallel processing of the check node operations which is not applicable with currently used algorithms. It is therefore an excellent candidate for future high throughput hardware implementations.

Domaines

Electronique
Fichier principal
Vignette du fichier
nbldpc_cn.pdf (446.05 Ko) Télécharger le fichier
Origine : Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-01151980 , version 1 (14-05-2015)

Identifiants

  • HAL Id : hal-01151980 , version 1

Citer

P Schläfer, N Wehn, M Alles, T Lehnigk-Emden, E Boutillon. Syndrome Based Check Node Processing of High Order NB-LDPC Decoders. International Conference on Telecommunications, Apr 2015, Sydney, Australia. ⟨hal-01151980⟩
142 Consultations
385 Téléchargements

Partager

Gmail Facebook X LinkedIn More