PartGen: a Generator of Very Large Circuits to Benchmark the Partitioning of FPGAs - Archive ouverte HAL Accéder directement au contenu
Article Dans Une Revue IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems Année : 2000

PartGen: a Generator of Very Large Circuits to Benchmark the Partitioning of FPGAs

Joachim Pistorius
  • Fonction : Auteur
  • PersonId : 966284
Edmée Legai
  • Fonction : Auteur
Michel Minoux
  • Fonction : Auteur
  • PersonId : 846863

Résumé

This paper describes a new procedure for generating very large realistic benchmark circuits which are especially suited for the performance evaluation of field programmable gate array partitioning algorithms. These benchmark circuits can be generated quickly. The generation of a netlist of 100 K configurable logic blocks (500 K equivalent gates), for instance, takes only 2 min on a standard UNIX workstation. The analysis of a large number of netlists from real designs lead us to identify the following five different kinds of subblocks: regular combinational logic, irregular combinational logic, combinational and sequential logic, memory blocks, and interconnections. Therefore, our generator integrates a subgenerator for each of these types of netlist. The comparison of the partitioning results of industrial netlists with those obtained from generated netlists of the same size shows that the generated netlists behave similarly to the originals in terms of average filling rate and average pin utilization.
Fichier non déposé

Dates et versions

hal-01149882 , version 1 (07-05-2015)

Identifiants

Citer

Joachim Pistorius, Edmée Legai, Michel Minoux. PartGen: a Generator of Very Large Circuits to Benchmark the Partitioning of FPGAs. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2000, 19 (11), pp.1314-1321. ⟨10.1109/43.892855⟩. ⟨hal-01149882⟩
66 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More