Reduced code linearity testing of pipeline ADCs - Archive ouverte HAL Accéder directement au contenu
Article Dans Une Revue IEEE Design & Test Année : 2013

Reduced code linearity testing of pipeline ADCs

Résumé

Pipeline analog-to-digital converters have a repetitive structure, which allows analyzing their static performances by targeting only a small subset of codes. This reduced code testing is an attractive low-cost alternative to the standard techniques based on complete histograms. To guarantee accurate results, the target codes must to be carefully selected, and their measured widths must be appropriately mapped to the unmeasured widths of the remaining codes. The authors present a selection and mapping technique that is based on digital monitoring. Experimental data are provided for an 11-bit, 2.5-bit/stage, 55-nm pipeline analog-to-digital converter.

Mots clés

Fichier non déposé

Dates et versions

hal-01137870 , version 1 (31-03-2015)

Identifiants

Citer

A. Laraba, H. Stratigopoulos, Salvador Mir, H. Naudet, G. Bret. Reduced code linearity testing of pipeline ADCs. IEEE Design & Test, 2013, 30 (6), pp.80-88. ⟨10.1109/MDAT.2013.2267957⟩. ⟨hal-01137870⟩

Collections

UGA CNRS TIMA
43 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More