A Practical FPGA-Based Architecture for Arbitrary-Ratio Sample Rate Conversion - Archive ouverte HAL Accéder directement au contenu
Article Dans Une Revue Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology Année : 2015

A Practical FPGA-Based Architecture for Arbitrary-Ratio Sample Rate Conversion

Résumé

Many digital systems for telecommunications are implemented via the Software Defined Radio technique today. In such systems, digitally implemented modules to interface analog-to-digital converters with the rest of the system working at a different clock rate can be required. When implementing these modules, generated spurious harmonics and limited hardware resource problems can be critical factors in embedded applications. The article describes a Field-Programmable Gate Array (FPGA) circuit for arbitrary-ratio re-sampling of signals in the Low Frequency to Very High Frequency bands, intended for Software Defined Radio applications. The proposed resampler allows to control Spurious Free Dynamic Range while providing a simple, practical interface between the input and output clock domains that requires no additional clock, thus making it appropriate for FPGA clock-limited designs. Both up-sampling and down-sampling variants are presented. Resource utilization for FPGA implementations is also discussed.

Domaines

Electronique

Dates et versions

hal-01114032 , version 1 (06-02-2015)

Identifiants

Citer

Brunel Happi Tietche, Olivier Romain, Bruce Denby. A Practical FPGA-Based Architecture for Arbitrary-Ratio Sample Rate Conversion. Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology, 2015, 78 (2), pp.147-154. ⟨10.1007/s11265-013-0840-5⟩. ⟨hal-01114032⟩
240 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More