Code-based Test Generation for Validation of Functional Processor Descriptions - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2003

Code-based Test Generation for Validation of Functional Processor Descriptions

Fabrice Baray
  • Fonction : Auteur
Daniel Diaz
Henri Michel
  • Fonction : Auteur

Résumé

Microprocessor design deals with many types of specifications: from functional models (SystemC or proprietary languages) to hardware description languages such as VHDL or Verilog. Functional descriptions are key to the development of new processors or System On Chips at ST Micro electronics. In this paper we address the problem of automatic generation of high quality test-suites for microprocessor functional models validation. We present the design and implementation of a software tool based on constraint solving techniques which analyzes the control flow of the initial description in order to generate tests for each path. The test vectors are computed with a dedicated constraint solver designed to handle specific constraints related to typical constructs found in microprocessor descriptions. Results are illustrated with a case study.

Dates et versions

hal-00667951 , version 1 (08-02-2012)

Identifiants

Citer

Fabrice Baray, Philippe Codognet, Daniel Diaz, Henri Michel. Code-based Test Generation for Validation of Functional Processor Descriptions. 9th International Conference on Tools and Algorithms for the Construction and Analysis of Systems, TACAS 2003, Apr 2003, Warsaw, Poland. pp.569-584, ⟨10.1007/3-540-36577-X_41⟩. ⟨hal-00667951⟩
57 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More