A Methodology for power-aware transaction-level models of systems-on-chip using UPF-standard concepts - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2011

A Methodology for power-aware transaction-level models of systems-on-chip using UPF-standard concepts

Résumé

Building efficient and correct system power management strategies relies on efficient power architecture decision-making as well as respecting structural dependencies induced by such architecture. Transaction Level Modeling allows a rapid exploration, verification and evaluation of alternative power management architectures and strategies. This paper introduces an efficient methodology for making system power decisions at Transaction-Level (TL) by adding and verifying power intent and management capabilities into TL-models. A generic framework that abstracts relevant concepts of the IEEE 1801 (UPF) standard and implements assertion-based contracts is used throughout the methodology. A TL-model example is considered to validate the methodology.
Fichier non déposé

Dates et versions

hal-00662427 , version 1 (24-01-2012)

Identifiants

  • HAL Id : hal-00662427 , version 1

Citer

O. Mbarek, Alain Pegatoquet, Michel Auguin. A Methodology for power-aware transaction-level models of systems-on-chip using UPF-standard concepts. 21st International Workshop on Power and Timing Modeling, Optimization, and Simulation (PATMOS 2011), Sep 2011, Madrid, Spain. pp.vol: 6951/2011, 226-236. ⟨hal-00662427⟩
27 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More