Scalable Multi-FPGA Platform for Networks-On-Chip Emulation - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2007

Scalable Multi-FPGA Platform for Networks-On-Chip Emulation

Résumé

Interconnect validation is an important early step toward global SoC (System-On-Chip) validation. Fast performances evaluation and design space exploration for NoCs (Networks-On-Chip) are therefore becoming critical issues. A significant speedup of the global validation process for NoC-centric SoCs could be achieved by prototyping such systems on reconfigurable devices (FPGA). However, as SoC complexity increases with the technology scaling, existing general purpose prototyping platforms are far from being suited for large systems. In this paper we present a study for a scalable multi-FPGA platform, designed for NoCs emulation and debugging. This platform allows the integration of complete systems as well as a near cycleaccurate performance estimation.

Mots clés

Fichier non déposé

Dates et versions

hal-00264982 , version 1 (18-03-2008)

Identifiants

  • HAL Id : hal-00264982 , version 1

Citer

A. Kouadri-Mostefaoui, B. Senouci, Frédéric Pétrot. Scalable Multi-FPGA Platform for Networks-On-Chip Emulation. 18thInternational Conference Application-specific Systems, Architectures and Processors (ASAP'07), Jul 2007, Montréal, Canada. pp.54-64. ⟨hal-00264982⟩

Collections

UGA CNRS TIMA
43 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More