A Stereo Audio ΣΔ ADC Architecture with Embedded SNDR Self-Test - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2007

A Stereo Audio ΣΔ ADC Architecture with Embedded SNDR Self-Test

Résumé

In this paper we present a new architecture for audio Analog-to-Digital Converters (ADCs) that includes a Built-In Self-Test (BIST) technique for the test of the Signal-to-Noise and Distortion Ratio (SNDR). A periodical binary stream is generated in the chip in order to stimulate the converter. The reuse of the bandgap circuit already existing in the converter allows us to generate the test stimulus with a very small analog area overhead. The output response analysis is performed by means of a sinewave fitting algorithm. The reuse of the digital filter already existing in the converter allows us to generate a synchronized reference signal necessary for the fitting algorithm. The BIST technique is equivalent to a standard test carried out with a sinusoidal signal at -12 decibels Full-Scale (dBFS). The total test time is 60 ms and the estimated BIST overhead area is 7.5% of the whole stereo converter area in a 0.13 μm CMOS technology. Experimental results show that the correlation between the embedded self-test and a sinusoidal standard test is excellent, with a SNDR error smaller than 1 dB.

Mots clés

Fichier non déposé

Dates et versions

hal-00222053 , version 1 (29-01-2008)

Identifiants

  • HAL Id : hal-00222053 , version 1

Citer

L. Rolindez, Salvador Mir, J.L. Carbonero, D. Goguet, N. Chouba. A Stereo Audio ΣΔ ADC Architecture with Embedded SNDR Self-Test. International Test Conference (ITC'07), Oct 2007, Santa Clara, United States. pp.32.1. ⟨hal-00222053⟩

Collections

UGA CNRS TIMA
45 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More