Gate circuit layout optimization of power module regarding transient current imbalance - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2005

Gate circuit layout optimization of power module regarding transient current imbalance

Résumé

The layout of Power Multichip Modules is one of the key points of a module design, especially for high power densities, where coupling are enlarged. This paper focuses on dynamic current imbalance between paralleled chips. It can be principally attributed to gate circuit dissymmetry, which modifies inductances and coupling, especially with the power circuit. This paper describes the analysis of an existing power module, and based on a modification of the gate circuit geometry in an optimization procedure, shows how to improve the power module, in term of dynamic current repartition.
Fichier non déposé

Dates et versions

hal-00184110 , version 1 (30-10-2007)

Identifiants

  • HAL Id : hal-00184110 , version 1

Citer

Christian Martin, Jean-Michel Guichon, Jean-Luc Schanen, R. Pasterczyk. Gate circuit layout optimization of power module regarding transient current imbalance. IEEE-PESC'05, Jun 2005, Recife, Brazil. pp.PESC'05. ⟨hal-00184110⟩

Collections

UGA CNRS G2ELAB
54 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More