Technology Mapping for Area Optimized Quasi Delay Insensitive Circuits - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2005

Technology Mapping for Area Optimized Quasi Delay Insensitive Circuits

Résumé

Quasi delay insensitive circuits are functionally independent of delays in gates and wires (except for some particular wires). Such asynchronous circuits offer high robustness but do not perform well to automatically synthesize and optimize. This paper presents a new methodology to model and synthesize data path QDI circuits. The model used to represent circuits is based on Multi-valued Decision Diagrams and allows obtaining QDI circuits with two-input gates. Optimization is achieved by applying a technology mapping algorithm with a library of asynchronous standard cells called TAL. This work is a part of the back-end of our synthesis flow from high level language. Throughout the paper, a digit-slice radix 4 ALU is used as an example to illustrate the methodology and show the results.

Mots clés

Fichier non déposé

Dates et versions

hal-00101464 , version 1 (27-09-2006)

Identifiants

  • HAL Id : hal-00101464 , version 1

Citer

Bertrand Folco, V. Bregier, Laurent Fesquet, Marc Renaudin. Technology Mapping for Area Optimized Quasi Delay Insensitive Circuits. 15th IFIP Int. Conf. on Very Large Scale Integration Systems (VLSI-SoC'05), October 17-19, 2005, Perth, France. pp.146-151. ⟨hal-00101464⟩

Collections

UGA CNRS TIMA
151 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More