Modeling and Analysis of Loading Effect in Leakage of Nano-Scaled Bulk-CMOS Logic Circuits - Archive ouverte HAL Access content directly
Conference Papers Year : 2005

Modeling and Analysis of Loading Effect in Leakage of Nano-Scaled Bulk-CMOS Logic Circuits

Saibal Mukhopadhyay
  • Function : Author
Swarup Bhunia
  • Function : Author
Kaushik Roy
  • Function : Author

Abstract

In nanometer scaled CMOS devices significant increase in the subthreshold, the gate and the reverse biased junction band-to-band-tunneling (BTBT) leakage, results in the large increase of total leakage power in a logic circuit. Leakage components interact with each other in device level (through device geometry, doping profile) and also in the circuit level (through node voltages). Due to the circuit level interaction of the different leakage components, the leakage of a logic gate strongly depends on the circuit topology i.e. number and nature of the other logic gates connected to its input and output. In this paper, for the first time, we have analyzed loading effect on leakage and proposed a method to accurately estimate the total leakage in a logic circuit, from its logic level description considering the impact of loading and transistor stacking.
Fichier principal
Vignette du fichier
228810224.pdf (309.44 Ko) Télécharger le fichier
Origin : Files produced by the author(s)

Dates and versions

hal-00181519 , version 1 (24-10-2007)

Identifiers

Cite

Saibal Mukhopadhyay, Swarup Bhunia, Kaushik Roy. Modeling and Analysis of Loading Effect in Leakage of Nano-Scaled Bulk-CMOS Logic Circuits. DATE'05, Mar 2005, Munich, Germany. pp.224-229. ⟨hal-00181519⟩

Collections

DATE
14 View
81 Download

Altmetric

Share

Gmail Facebook X LinkedIn More