ASIP-based multiprocessor SoC design for simple and double binary turbo decoding - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2006

ASIP-based multiprocessor SoC design for simple and double binary turbo decoding

Olivier Muller
Amer Baghdadi
Michel Jezequel

Résumé

This paper presents a new multiprocessor platform for high throughput turbo decoding. The proposed platform is based on a new configurable ASIP combined with an efficient memory and communication interconnect scheme. This Application-Specific Instruction-set Processor has an SIMD architecture with a specialized and extensible instruction-set and 5-stages pipeline control. The attached memories and communication interfaces enable the design of efficient multiprocessor architectures. These multiprocessor architectures benefit from the recent shuffling technique Introduced in the turbo-decoding field to reduce communication latency. The major characteristics of the proposed platform are its flexibility and scalability which make it reusable for various standards and operating modes. Results obtained for double binary DVB-RCS turbo codes demonstrate a 100 Mbit/s throughput using 16-ASIP multiprocessor architecture.

Dates et versions

hal-02194947 , version 1 (26-07-2019)

Identifiants

Citer

Olivier Muller, Amer Baghdadi, Michel Jezequel. ASIP-based multiprocessor SoC design for simple and double binary turbo decoding. DATE 06 : Design, Automation and Test in Europe, Mar 2006, Munich, Germany. pp.1 - 6, ⟨10.1109/DATE.2006.244126⟩. ⟨hal-02194947⟩
25 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More