Direct Digital Frequency Synthesizer with CORDIC Algorithm and Taylor Series Approximation for Digital Receivers - Archive ouverte HAL Accéder directement au contenu
Article Dans Une Revue European Journal of Scientific Research Année : 2009

Direct Digital Frequency Synthesizer with CORDIC Algorithm and Taylor Series Approximation for Digital Receivers

Maher Jridi
Ayman Alfalou

Résumé

In this document we are presenting a new approach to design an optimised Direct Digital Frequency Synthesizer (DDFS) for complex demodulation used in digital receivers. For that, we suggest an adaptation of the phase to sine converter by combining the two following techniques: 1) an optimized COordinate Rotation DIgital Computer (CORDIC) algorithm 2) the principle of Taylor series approximation. To validate our proposed approach, a DDFS with 8 Hz tuning frequency resolution and 20 bits output data (for sine and cosine waves) is being implemented in Xilinx FPGA device giving a maximum operating frequency of more than 306 MHz and a Spurious Free Dynamic Range (SFDR) of 112 dBc. To prove the good performances of the proposed approach, we compared it favorably with several existing DDFS architectures.
Fichier principal
Vignette du fichier
ejsr_30_4_03.pdf (397.3 Ko) Télécharger le fichier
Origine : Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-00516790 , version 1 (11-09-2010)

Identifiants

  • HAL Id : hal-00516790 , version 1

Citer

Maher Jridi, Ayman Alfalou. Direct Digital Frequency Synthesizer with CORDIC Algorithm and Taylor Series Approximation for Digital Receivers. European Journal of Scientific Research, 2009, 30 (4), pp.542-553. ⟨hal-00516790⟩

Collections

LABISEN
304 Consultations
4557 Téléchargements

Partager

Gmail Facebook X LinkedIn More