Generic Pipelined Processor Modeling and High Performance Cycle-Accurate Simulator Generation - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2005

Generic Pipelined Processor Modeling and High Performance Cycle-Accurate Simulator Generation

Mehrdad Reshadi
  • Fonction : Auteur
Nikil Dutt
  • Fonction : Auteur

Résumé

Detailed modeling of processors and high performance cycle-accurate simulators are essential for today's hardware and software design. These problems are challenging enough by themselves and have seen many previous research efforts. Addressing both simultaneously is even more challenging, with many existing approaches focusing on one over another. In this paper, we propose the Reduced Colored Petri Net (RCPN) model that has two advantages: first, it offers a very simple and intuitive way of modeling pipelined processors; second, it can generate high performance cycle-accurate simulators. RCPN benefits from all the useful features of Colored Petri Nets without suffering from their exponential growth in complexity. RCPN processor models are very intuitive since they are a mirror image of the processor pipeline block diagram. Furthermore, in our experiments on the generated cycle-accurate simulators for XScale and StrongArm processor models, we achieved an order of magnitude (~15 times) speedup over the popular SimpleScalar ARM simulator.
Fichier principal
Vignette du fichier
228820786.pdf (206.17 Ko) Télécharger le fichier
Origine : Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-00181210 , version 1 (23-10-2007)

Identifiants

Citer

Mehrdad Reshadi, Nikil Dutt. Generic Pipelined Processor Modeling and High Performance Cycle-Accurate Simulator Generation. DATE'05, Mar 2005, Munich, Germany. pp.786-791, ⟨10.1109/DATE.2005.166⟩. ⟨hal-00181210⟩

Collections

DATE
28 Consultations
370 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More