Top-Down Design of a Low-Power Multi-Channel 2.5-Gbit/s/Channel Gated Oscillator Clock-Recovery Circuit - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2005

Top-Down Design of a Low-Power Multi-Channel 2.5-Gbit/s/Channel Gated Oscillator Clock-Recovery Circuit

Résumé

We present a complete top-down design of a low-power multi-channel clock recovery circuit based on gated current-controlled oscillators. The flow includes several tools and methods used to specify block constraints, to design and verify the topology down to the transistor level, as well as to achieve a power consumption as low as 5mW/Gbit/s. Statistical simulation is used to estimate the achievable bit error rate in presence of phase and frequency errors and to prove the feasibility of the concept. VHDL modeling provides extensive verification of the topology. Thermal noise modeling based on well-known concepts delivers design parameters for the device sizing and biasing. We present two practical examples of possible design improvements analyzed and implemented with this methodology.
Fichier principal
Vignette du fichier
228810258.pdf (314.15 Ko) Télécharger le fichier
Origine : Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-00181525 , version 1 (24-10-2007)

Identifiants

Citer

Paul Muller, Armin Tajalli, Mojtaba Atarodi, Yusuf Leblebici. Top-Down Design of a Low-Power Multi-Channel 2.5-Gbit/s/Channel Gated Oscillator Clock-Recovery Circuit. DATE'05, Mar 2005, Munich, Germany. pp.258-263. ⟨hal-00181525⟩

Collections

DATE
36 Consultations
89 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More