Design methodology for runtime reconfigurable FPGA: From high level specification down to implementation - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2005

Design methodology for runtime reconfigurable FPGA: From high level specification down to implementation

Résumé

In this paper we present an automatic design generation methodology for heterogeneous architectures composed of processors, DSPs and FPGAs. This methodology is based on an Adequation Algorithm Architecture where application is represented by a control data flow graph and architecture by an architecture graph. We focus on how to take into account specificities of partially reconfigurable components during the adequation process and for the design generation. We present a method which generates automatically the design for both fixed and partially reconfigurable parts of a FPGA. This method uses prefetching technic to minimize reconfiguration latency of runtime reconfiguration and buffer merging to minimize memory requirements of the generated design.

Domaines

Fichier principal
Vignette du fichier
sips2005_berthelot_pdf_check_ok.pdf (411.09 Ko) Télécharger le fichier

Dates et versions

hal-00017881 , version 1 (26-01-2006)

Identifiants

Citer

Florent Berthelot, Fabienne Nouvel, Dominique Houzet. Design methodology for runtime reconfigurable FPGA: From high level specification down to implementation. 2005, pp.497 - 502, ⟨10.1109/SIPS.2005.1579919⟩. ⟨hal-00017881⟩
174 Consultations
232 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More