A Hardware Task Scheduler for Embedded Video Processing - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2009

A Hardware Task Scheduler for Embedded Video Processing

Ghiath Al-Kadi
  • Fonction : Auteur
  • PersonId : 865974
Andrei Sergeevich Terechko
  • Fonction : Auteur
  • PersonId : 865975

Résumé

Modern embedded Systems-on-a-Chip deploy multiple programmable cores to meet increasing performance requirements of video, graphics, and modem applications. However, software implementations of task scheduling and inter-task synchronization often limit performance improvements of multicores. Remarkably, several demanding video applications (e.g. H.264 video decoding) rely on task dependency graphs that can be constructed from a simple dependency pattern. Based on such a pattern, our novel hardware task scheduler can quickly create, order, synchronize and map tasks to cores. We found that our hardware task scheduler speeds up a Quad HD H.264 video decoding by 1.17 times compared to a chip multi-processor with a state-of-the-art hardware task queues. Moreover, our hardware task scheduler allows decreasing the number of cores needed to meet the real-time performance requirements for the H.264 decoder and, consequently, reduces the silicon area of the multicore by up to 12.5%.

Dates et versions

inria-00445874 , version 1 (11-01-2010)

Identifiants

Citer

Ghiath Al-Kadi, Andrei Sergeevich Terechko. A Hardware Task Scheduler for Embedded Video Processing. HiPEAC 2009 - High Performance and Embedded Architectures and Compilers, Jan 2009, Paphos, Cyprus. ⟨10.1007/978-3-540-92990-1_12⟩. ⟨inria-00445874⟩

Collections

HIPEAC09
31 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More