At-speed DfT Architecture for Bundled-data Design - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2020

At-speed DfT Architecture for Bundled-data Design

Résumé

At-speed testing for asynchronous circuits is still an open concern in the literature. Due to its timing constraints between control and data paths, Design for Testability (DfT) methodologies must test both control and data paths at the same time in order to guarantee the circuit correctness. As Process Voltage Temperature (PVT) variations significantly impact circuit design in newer CMOS technologies and low-power techniques such as voltage scaling, the timing constraints between control and data paths must be tested after fabrication not only under nominal conditions but through a range of operating conditions. However, this requirement demands modifications in the control and data paths, which are not straightforward and not desirable from a commercial standpoint due to its incompatibility with conventional testing tools. Even with the available testing methodologies for asynchronous circuits in the literature - by adapting the existing techniques for synchronous or creating new ones from scratch - those methodologies usually target the control or data path. This work explores an at-speed testing approach for bundled data circuits, targeting the micropipeline template. The main target of this test approach focuses on whether the sized delay lines in control paths respect the local timing assumptions of the data paths. By adding extra controllability points in the controllers and taking advantage of scan-chain structures, this work targets to generate/stall tokens in controllers, enabling circuit verification through available scan chains.

Fichier principal
Vignette du fichier
2020_ITC_delay_testing_proceedings.pdf (306.84 Ko) Télécharger le fichier
Origine : Fichiers produits par l'(les) auteur(s)

Dates et versions

hal-03352862 , version 1 (23-09-2021)

Licence

Paternité - Pas d'utilisation commerciale

Identifiants

Citer

Ricardo Aquino Guazzelli, Laurent Fesquet. At-speed DfT Architecture for Bundled-data Design. International Test Conference (ITC 2020), Nov 2020, Washington, United States. ⟨10.1109/ITC44778.2020.9325261⟩. ⟨hal-03352862⟩

Collections

UGA CNRS TIMA
25 Consultations
185 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More