A memory reliability enhancement technique for multi bit upsets - Archive ouverte HAL Accéder directement au contenu
Article Dans Une Revue Journal of Signal Processing Systems Année : 2021

A memory reliability enhancement technique for multi bit upsets

Résumé

Technological advances allow the production of increasingly complex electronic systems. Nevertheless, technology and voltage scaling increased dramatically the susceptibility of new devices not only to Single Bit Upsets (SBU), but also to Multiple Bit Upsets (MBU). In safety critical applications, it is mandatory to provide fault-tolerant systems, providing high reliability while meeting applications requirements. The problem of reliability is particularly expressed within the memory which represents more than 80 % of systems on chips. To tackle this problem we propose a new memory reliability techniques referred to as DPSR: Double Parity Single Redundancy. DPSR is designed to enhance computing systems resilience to SBU and MBU. Based on a thorough fault injection experiments, DPSR shows promising results; It detects and corrects more than 99.6 % of encountered MBU and has an average time overhead of less than 3 %.
Fichier non déposé

Dates et versions

hal-03322496 , version 1 (19-08-2021)

Identifiants

Citer

Alexandre Chabot, Ihsen Alouani, Reda Nouacer, Smail Niar. A memory reliability enhancement technique for multi bit upsets. Journal of Signal Processing Systems, 2021, 93 (4), pp.439-459. ⟨10.1007/s11265-020-01603-5⟩. ⟨hal-03322496⟩
34 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More