Dynamic Interference-Sensitive Run-time Adaptation of Time-Triggered Schedules
Stefanos Skalistis, Angeliki Kritikakou

To cite this version:

HAL Id: hal-02927451
https://hal.archives-ouvertes.fr/hal-02927451
Submitted on 1 Sep 2020

HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L’archive ouverte pluridisciplinaire HAL, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d’enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.
Dynamic Interference-Sensitive Run-time Adaptation of Time-Triggered Schedules

Stefanos Skalistis
Raytheon Technologies, Cork, Ireland
SkalistSt@rtx.com

Angeliki Kritikakou
University of Rennes, Inria, IRISA, France
angeliki.kritikakou@inria.fr

Abstract
Over-approximated Worst-Case Execution Time (WCET) estimations for multi-cores lead to safe, but over-provisioned, systems and underutilized cores. To reduce WCET pessimism, interference-sensitive WCET (isWCET) estimations are used. Although they provide tighter WCET bounds, they are valid only for a specific schedule solution. Existing approaches have to maintain this isWCET schedule solution at run-time, via time-triggered execution, in order to be safe. Hence, any earlier execution of tasks, enabled by adapting the isWCET schedule solution, is not possible. In this paper, we present a dynamic approach that safely adapts isWCET schedules during execution, by relaxing or completely removing isWCET schedule dependencies, depending on the progress of each core. In this way, an earlier task execution is enabled, creating time slack that can be used by safety-critical and mixed-criticality systems to provide higher Quality-of-Services or execute other best-effort applications. The Response-Time Analysis (RTA) of the proposed approach is presented, showing that although the approach is dynamic, it is fully predictable with bounded WCET. To support our contribution, we evaluate the behavior and the scalability of the proposed approach for different application types and execution configurations on the 8-core Texas Instruments TMS320C6678 platform, obtaining significant performance improvements compared to static approaches.

1 Introduction
The constantly growing processing demand of applications has led the processor manufacturing industry towards multi-/many-core architectures. These architectures have multiple processing elements, called cores, providing massive computing capabilities, by being able to concurrently execute a high volume of tasks. Hard real-time systems have to provide timing guarantees, i.e., guarantee that tasks are completed before their respective latency requirements (deadlines). To rigorously provide such guarantees, deployment approaches schedule tasks on cores considering the Worst-Case Execution Time (WCET) of tasks.

However, in multi-core architectures, several resources are shared among the cores (such as memories and interconnects) introducing timing delays (interferences), changing the timing behavior of tasks and varying their WCET. Indeed, tasks WCETs, which include interferences, can be 7.5 times larger than the corresponding estimations without interferences.
both experimentally measured [11,13] and analytically computed [23,24]. To account for all possible interferences, the WCET has to be over-approximated. This over-approximation practice has led to the “one-out-of-m processors” problem [8], where the additional processing capacity is negated by the pessimism of the WCET. As a result, the sequential execution (on a single core) may provide better timing guarantees than any parallel execution, which seriously undermines the advantages of utilizing multi-cores. To reduce the WCET pessimism, recent state-of-the-art research [15, 16, 19, 24] has proposed tighter WCET, called interference-sensitive WCET (isWCET). isWCET are computed by accounting for the interference that can occur only by the parallel-scheduled tasks. Hence, isWCETs are schedule-dependent, and they are valid only for the schedule solution they have been estimated for.

In order to guarantee a time-safe execution, this isWCET schedule solution has to be maintained during execution. Otherwise, additional interferences may occur, which have not been accounted for. To achieve that, time-triggered execution is usually applied, where the tasks are executed exactly at their start time assigned in isWCET schedule [18, 19]. Although time-triggered execution is time-safe, it prohibits any improvement on performance. Performance improvement can create slack, that can be used to increase the Quality-of-Service in safety-critical systems or execute other best-effort applications in mixed-critical systems. For example, in cruise control systems, the created slack can be used to further improve quality of the result produced by the control law, whereas in satellite systems less essential functions, such as scientific instrument data collection, can be activated [7]. The means to obtain any performance improvement is through run-time adaptation, using information of the task actual execution time (AET), that becomes available as the execution progresses. However, any adaptation occurring at run-time must be safe.

Existing isWCET run-time adaptation approaches [21, 22] allow tasks to be executed earlier-than-originally scheduled. Despite the potential earlier task execution, these approaches enforce the partial order of all tasks, provided by the isWCET schedule. In this way, additional interference due to earlier task execution cannot be introduced, maintaining the isWCET estimations valid. However, this enforced partial order of tasks limits the performance improvements that can be achieved through run-time adaptation. This limitation is illustrated in Figure 1, where arrows denote the partial order of tasks. As depicted in Figure 1a, a static run-time mechanism with enforced partial order can allow an earlier execution of successor tasks (τ2 and τ3), only when all their predecessor tasks have finished (τ0 and τ1). However, in permissive cases, τ2 could be executed even earlier, since τ0 has already finished execution before τ1. Static mechanisms, that enforce the partial order, do not permit this earlier execution of τ2, as τ2 will insert interference to τ1, which has not been computed during the creation of the isWCET schedule. Therefore, existing static mechanisms cannot exploit such opportunities created by the varying actual execution time of tasks across cores. However, assuming that τ1 started earlier-than-originally scheduled, some time slack has been created at run-time, which can be exploited to further improve performance. As depicted in Figure 1b, if the additional isWCET, due to the interferences inserted by a new task running in parallel (τ2 in this example, with interference illustrated in a stripped pattern), is less than the time slack, then the partial order of tasks can be safely relaxed, and τ2 can be executed in parallel with τ1.

In this work, we propose such a dynamic interference-sensitive run-time adaptation approach (isRA-DYN) that safely relaxes the partial order of tasks. The proposed approach exploits the actual execution time of tasks across cores to allow concurrent tasks to sustain more interference, than the one computed during the isWCET schedule, as long as the timing guarantees are preserved. Compared to existing approaches, the proposed approach
is capable of exploiting the run-time variability due to a shorter task execution compared to the isWCET schedule computed offline. This run-time variability is created due to i) fewer interferences occurred during execution than the maximum possible interferences, used to offline compute the isWCET schedule, and ii) the executed path is different than the worst-case path of the task, used to compute the isWCET schedule. We provide the response timing analysis of the proposed approach, showing that timing guarantees are satisfied and any run-time adaptation does not alter the timing behavior of the system. To support our contributions, we perform extensive evaluation of the proposed approach on a real platform (8-core Texas Instruments TMS320C6678) for three applications and several execution configurations. The obtained results show that the proposed dynamic approach is able to provide performance improvements compared to the existing static approaches.

2 System model

Let $T$ denote the set of tasks of an application to be executed on the set of cores $K$ of the target platform. The tasks of $T$ can be either dependent, or independent, and are periodically executed in a non-preemptive manner. The proposed dynamic adaptation uses as input a time-triggered schedule that provides the start/end times of the tasks and their allocation to cores. Formally, we model such a time-triggered schedule $S$ for the task-set $T$ with the tuple $(\mu, \beta, \epsilon)$, where $\mu(\tau)$ denotes the core allocation, i.e., the core $k$ at which task $\tau$ is executed, and $\beta(\tau), \epsilon(\tau)$ are the start and end times of the task, respectively. These times refer to the absolute time elapsed from the start of the period, and shall not be confused with the typical notion of release time. Such time-triggered schedule can be constructed by a scheduling algorithm providing timing guarantees, applied offline. Since the approach operates upon the input time-triggered schedule, any limitation will stem from the task model and scheduling algorithm, used offline to construct the time-triggered schedule. For clarity reasons, we will assume that tasks are released at the start of the period and their isWCET does not consider restrictions on the length of task overlapping or timing of the interference (see Section 6).

A time-triggered schedule defines the partial ordering $\prec_S$ of the tasks, i.e., $\tau \prec_S \tau'$, iff task $\tau$ finishes its execution before $\tau'$ starts. Additionally, a schedule $S$ is considered safe, if it satisfies the system-defined timing constraints, i.e., each task deadline and/or a global deadline must be met. Given a safe time-triggered schedule $S$, let $E_{isRA}$ be the transitive reduction of the tasks partial order, i.e. $(E_{isRA})^* \equiv \prec_S$. Essentially, $E_{isRA}$ is a set of scheduling dependencies $E_{isRA}$, such that a task $\tau$ depends only on the tasks $\{\tau'\}$ that finished immediately before it, on all cores $K$, according to $\beta(\tau)$, i.e.:

$$(\tau, \tau') \in E_{isRA} \iff \beta \tau'' \text{ s.t. } \mu(\tau) = \mu(\tau'') \land \epsilon(\tau) < \epsilon(\tau'') \leq \beta(\tau')$$
4:4 Dynamic Interference-Sensitive Run-time Adaptation of Time-Triggered Schedules

Table 1 Notation Summary.

<table>
<thead>
<tr>
<th>Tasks &amp; Graph</th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>$T, \tau$</td>
<td>Task $\tau$ belonging to task-set $T$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$\mathcal{K}, k$</td>
<td>Core $k$ from set of cores $\mathcal{K}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$E_{\text{isRA}}, E_{\text{dyn}}$</td>
<td>Offline and run-time scheduling dependencies</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$\text{deg}^-(\tau), \text{deg}^+(\tau)$</td>
<td>The indegree and outdegree of task $\tau$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$\text{pred}(\tau), \text{succ}(\tau)$</td>
<td>Predecessors/successors of task $\tau$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$\iota_E(\tau), t_{\text{max}}(\tau)$</td>
<td>Context-dependent and upper bound of interference of task $\tau$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Time-triggered solution</th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>$\mu(\tau)$</td>
<td>Core allocation $\mu(\tau)$ of task $\tau$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$\beta(\tau), \epsilon(\tau)$</td>
<td>Start time $\beta(\tau)$ and end time $\epsilon(\tau)$ of task $\tau$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Response Time &amp; WCET</th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>$R(\tau), R(\mathcal{S}<em>\tau), R(\mathcal{X}</em>\tau), R(\mathcal{N}_\tau)$</td>
<td>Absolute response time of task $\tau$ and its phases</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$t_{\text{w}}$</td>
<td>Time-sack of task $\tau$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$C_{\mathcal{R}<em>\tau}, C</em>{\mathcal{S}<em>\tau}, C</em>{\mathcal{X}<em>\tau}, C</em>{\mathcal{N}_\tau}$</td>
<td>Controller WCET for the corresponding phase</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$t^<em>_R, t^</em>_S, t^<em>_X, t^</em>_N$</td>
<td>Time instance when the corresponding phase can execute successfully (all branches are not taken)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Figure 2 illustrates the construction of $E_{\text{isRA}}$ given a time-triggered schedule. Notice that, for any task $\tau$ in the dependency relation $E_{\text{isRA}}$, the number of incoming edges (denoted as $\text{deg}^-(\tau)$) and the number of outgoing edges (denoted as $\text{deg}^+(\tau)$) is upper bounded by the number of cores $|\mathcal{K}|$, i.e. $\text{deg}^-(\tau) \leq |\mathcal{K}|$ and $\text{deg}^+(\tau) \leq |\mathcal{K}|$. The proposed approach relaxes, whenever possible, the dependency relation $E_{\text{isRA}}$, which we shall denote as $E_{\text{dyn}} \subseteq E_{\text{isRA}}$.

The proposed dynamic adaptation mechanism is divided into four phases, namely $\text{ready}, \text{relax}, \text{execute}$ and $\text{notify}$, which are respectively denoted with $R_\tau$, $S_\tau$, $X_\tau$ and $N_\tau$ for any task $\tau$. Since time-triggered schedules refer to absolute time, we shall denote the absolute response time of the control phases with $R(R_\tau), R(S_\tau), R(X_\tau), R(N_\tau)$.

Finally, given a set of potentially parallel tasks $T_E^c$ to task $\tau$, given a dependency relation $E \subseteq E_{\text{isRA}}$, we assume that the interference $t_E(\tau)$ that $\tau$ can cause to, and sustain from, $T_E^c$ is computable and upper-bounded by $t_{\text{max}}(\tau)$. This is a realistic assumption, e.g., a task $\tau$ with Worst Case Resource Accesses, $WCRA(\tau)$, to an arbitrated resource considering a fair Round-Robin arbiter with arbitration delay of $D_{RR}$ will cause/sustain [18]:

\begin{equation}
\iota_E(\tau) = D_{RR} \sum_{k \in \mathcal{K}\setminus\{\mu(k)\}} \min(WCRA(\tau), \sum_{\tau' \in T_E^c, \mu(\tau') = k} WCRA(\tau'))
\end{equation}

\begin{equation}
t_{\text{max}}(\tau) = D_{RR} \times (|\mathcal{K}| - 1) \times WCRA(\tau)
\end{equation}
3 Dynamic isRA (isRA-DYN)

Run-time adaptation mechanisms for hard real-time systems, must guarantee that any adaptation decision does not violate the real-time constraints and the resulting execution is correct, i.e., no concurrency issue can occur. Furthermore, compared to traditional WCET schedules based on pessimistic WCET estimations, adapting interference-sensitive schedules poses an extra challenge: re-scheduling a task can increase the interference that another task sustains, as shown in Figure 1, potentially violating the timing guarantees. Static run-time adaptation [22] can safely adapt interference-sensitive time-triggered schedules by keeping fixed the partial order of task execution, preventing additional tasks overlaps, thus unaccounted interference to occur. Yet, static approaches miss adaptation opportunities due to this fixed partial order, being unable to provide further performance improvements.

Algorithm 1 isRA-DYN mechanism on core $k$.

Input: Task $\tau$, Array of all status vectors. ($\text{status}_i[j]$: the $j$-th status bit of the $i$-th core)

1. Function isRA-DYN ($\tau$, status[$\cdot$]):
2.   updateMinStart($k$, $\beta(\tau)$)
3.   while $\neg$ isReady($\tau$, status$_k$) do
4.     if relax($\tau$, status$_k$) then
5.       break;
6.   execute($\tau$)
7.   updateStatus($\tau$, status)

To address such cases, we propose a dynamic run-time adaptation mechanism, outlined in Algorithm 1, that is executed independently on each core and for each task. Each task execution is extended with control phases, ready, relax and notify. During the ready phase (L. 3), the controller checks if the current active task is ready, i.e., all previous tasks have finished, and thus, its dependencies have been met. In case the task is not ready, it tries to relax the partial order (L. 4) and checks again if the task is ready. To achieve a behavior that allows the partial order to change only when it is safe, a global slack is computed during execution, which is the minimum time-slack among all cores. The time-slack of a core is given by the amount by which the execution of its tasks has been sped up. The partial order, according to $E_{\text{isRA}}$, is allowed to be modified, if the introduced interference by any new task running in parallel is less than this global slack. This process continues, alternating a ready phase and a relax phase, until the task becomes ready and it is executed (L. 6). When the task finishes, the controller performs the notify phase, where it notifies all relevant cores that the task has finished (L. 7) and updates the necessary information for slack calculation (L. 2). A core $k'$ is called relevant for any task $\tau$ executed on core $k$, when there exists an outgoing edge from task $\tau$ towards a task $\tau'$ on core $k'$. In order to enforce a particular ordering of the tasks (either the original partial ordering of $E_{\text{isRA}}$ or any relaxation of it $E_{\text{dyn}}$) each core holds its own status vector (of size $|K|$). Each bit of the status vector corresponds to a core. The status vector of each core represents the notifications received from other cores at any point in time and it must be updated during execution by all cores.

The following sections explain the controller phases with respect to the dependencies where relaxation can occur, i.e., scheduling dependencies. In case of data-dependent tasks, the data-dependencies are never removed.
3.1 Ready phase

To implement the ready phase, a ready vector (of size $|K|$) is required for each task $\tau$. Each bit in the ready vector represents the core $k$ on which the incoming edge of the scheduling dependencies originates from, i.e.:

$$\text{readyVector}_{\tau}(k) = 1 \iff (\tau', \tau) \in E_{\text{dyn}} \land \mu(\tau') = k$$

(3)

where $\text{readyVector}_{\tau}$ is the ready vector of task $\tau$. The ready vectors are created offline for each task $\tau$, based on the dependency relation $E_{\text{isRA}}$, but may be modified during a relax phase of the same core, or by a notify phase of another core to reflect the dependency relation $E_{\text{dyn}}$. For instance, in Figure 3a, the ready vector of task $\tau_1$ is {11}, since it is has to wait for i) task $\tau_2$ running on core 1 and ii) task $\tau_0$ running on core 0, to finish before being executed. These dependencies ensure that the number of interferences will not increase due to an earlier execution of $\tau_2$. On the other hand, the ready vector of task $\tau_1$ is {00}, as no dependency exists from another task.

The functionality of the ready phase of the controller is described in Algorithm 2. Initially, the controller tries to gain access to the critical section of the status vector through the protection mechanism related to core $k$ (L. 2). Once it has been granted, it checks if all task

<table>
<thead>
<tr>
<th>Function isReady($\tau$, status$_k$)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
</tr>
<tr>
<td>2</td>
</tr>
<tr>
<td>3</td>
</tr>
<tr>
<td>4</td>
</tr>
<tr>
<td>5</td>
</tr>
<tr>
<td>6</td>
</tr>
<tr>
<td>7</td>
</tr>
<tr>
<td>8</td>
</tr>
</tbody>
</table>
dependencies have been already met, encoded by the task’s ready vector (L. 3). If this is true, the task $\tau$ can be executed. For instance, tasks $\tau_0$ and $\tau_1$ in Figure 3a are considered ready, since the corresponding bits of the status vectors of Core 0 and Core 1 are clear and the status vectors are equal with the ready vectors. Before advancing to the execution phase, the controller has to reset the bits indicated by the ready vector of task $\tau$ in its status (L. 4). In this way, any already-met dependencies from other cores to subsequent tasks on core $k$ are preserved. Then, the protection mechanism is released and the task is executed.

### 3.2 Notify phase

To implement the notify phase, a notification vector (of size $|K|$) is required for each task $\tau$ that describes which cores have to be informed that the task has finished execution. Each bit in the notification vector represents the core $k$, to which the outgoing edge of scheduling dependencies ends, i.e.:

$$notifyVector_\tau[k] = 1 \iff (\tau, \tau') \in E_{\text{dyn}} \land \mu(\tau') = k$$

(4)

where $notifyVector_\tau$ is the notify vector of task $\tau$. The notification vectors are created offline for each task $\tau$, based on the dependency relation $E_{\text{isRA}}$, but may be modified during a relax phase of another core to reflect the dependency relation $E_{\text{dyn}}$. For instance, in Figure 3a, the notification vector of task $\tau_1$ is $(11)$; when it finishes execution, it has to notify task $\tau_2$ running on core 0 (bit 0) and task $\tau_3$ running on core 1 (bit 1). Through the notification, the $k$-th bit in the status vector of core $i$ is set by core $k$, when the finished task of core $k$ has an outgoing edge to a task on core $i$. For example, in Figure 3b, the status vector of core 0 is 01, since task $\tau_0$ finished execution and notified only core 0.

Algorithm 3 describes the functionality of the notify phase of the controller on core $k$. After the task $\tau$ on core $k$ completes its execution, the controller has to update the status of all the relevant cores. To do so, for each successor $\tau'$ of task $\tau$, the controller tries to gain access to the critical section of the successor’s core protection mechanism (L. 3). If access is granted, the controller verifies if the dependency still exists (L. 4). If it exists, the controller tests if the previously occurred update of the core $k$ has been already consumed by the core $\mu(\tau')$, where $\tau'$ is mapped to (L. 5). If this is true, the $k$-th bit in the status of core $\mu(\tau')$ is set, otherwise it clears the $k$-th bit from the ready vector of task $\tau'$, indicating that the dependency from core $k$ has been met. For instance, Figure 3b illustrates this case.

<table>
<thead>
<tr>
<th>Algorithm 3</th>
<th>Notify phase of isRA-DYN mechanism on core $k$.</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Input:</strong></td>
<td>Task $\tau$, Array of all status vectors. ($status_i[j]$: the $j$-th status bit of the $i$-th core)</td>
</tr>
<tr>
<td><strong>Function:</strong></td>
<td>updateStatus($\tau$, status[ ]):</td>
</tr>
<tr>
<td>1</td>
<td>for $\tau' \in \text{succ}(\tau)$ do</td>
</tr>
<tr>
<td>2</td>
<td>enterSection($\mu(\tau')$)</td>
</tr>
<tr>
<td>3</td>
<td>if notifyVector$_\tau[\mu(\tau')] = 1$ then</td>
</tr>
<tr>
<td>4</td>
<td>if status$_{\mu(\tau')}[k] = 0$ then</td>
</tr>
<tr>
<td>5</td>
<td>status$_{\mu(\tau')}[k] \leftarrow 1$</td>
</tr>
<tr>
<td>6</td>
<td>else</td>
</tr>
<tr>
<td>7</td>
<td>readyVector$_\tau'[k] \leftarrow 0$</td>
</tr>
<tr>
<td>8</td>
<td>exitSection($\mu(\tau')$)</td>
</tr>
</tbody>
</table>
where Core 0 updates its own bit after task $\tau_0$ finishes. After the controller has updated all relevant status, it updates the start time of its active task with the time of the next task (L. 2, Algorithm 1) and computes the minimum among the active tasks (see Section 3.4).

### 3.3 Relax phase

In case the task is not ready to be executed, isRA-DYN tries to relax the partial ordering of the tasks, if the introduced interference is less than the global slack (the amount that the execution has already advanced). That is, task $\tau$ is allowed to overlap with the active tasks, iff all active tasks started at least $n$ time units before their time-triggered start time $\beta$, and task $\tau$ would introduce interference less than $n$ time units to each one of them. This is illustrated in Algorithm 4 (L. 2) where the global slack has to be greater than the interference that task $\tau$ will introduce, denoted as $\imath_{\text{max}}(\tau)$, in addition to the WCET required of executing the relaxation, denoted as $C_S$.

The relaxation strategy that isRA-DYN follows is an “all-or-nothing” approach, in the sense that either all the incoming scheduling dependencies, but no data ones, $E^-_{\tau}$ of task $\tau$ will be removed or the relaxation is postponed for a later invocation. The reasoning behind such design choice is that it provides short alternation between ready and relax phases. This minimizes the worst-case response time from the time a task becomes ready to when the task is executed by the controller. More formally, the result of such relaxation is:

$$E'_{\text{dyn}} = E_{\text{dyn}} \setminus E^-_{\tau} \quad \text{where} \quad E^-_{\tau} \subseteq \text{pred}(\tau) \times \{\tau\} \subset E_{\text{isRA}}$$

(5)

To achieve such relaxation, the controller of core $k$ tries to gain access to its critical section (L. 4) and clears the $k$-th bit of the notification vector for each predecessor task $\tau'$ (L. 5-8), indicating that the dependency has been removed, as illustrated in Figure 3c. In order to reflect these changes to its own status and ready vectors, it registers which dependencies have been removed in a local variable, i.e., $\text{modMask}$ (L. 8). By definition, a dependency from a predecessor task $\tau'$ on the same core $k$ is met, i.e., $\text{modMask}$

\begin{algorithm}
\caption{Relax phase of isRA-DYN mechanism on core $k$.}
\begin{algorithmic}[1]
\Procedure{relax}{$\tau$, $\text{status}_k[]$}
\State $\text{modMask} \leftarrow \neg (1 \ll k)$
\For{$\tau' \in \text{pred}(\tau)$}
\If{$\mu(\tau') == k$} \textbf{continue}\EndIf
\If{$\neg \text{isDataDependent}(\tau', \tau)$}
\State $\text{notifyVector}_{\tau'}[k] \leftarrow 0$
\State $\text{modMask}[\mu(\tau')] \leftarrow 0$
\EndIf
\EndFor
\State $\text{enterSection}(k)$
\State $\text{status}_k \leftarrow \text{status}_k \& \text{modMask}$
\State $\text{readyVector}_\tau \leftarrow \text{readyVector}_\tau \& \text{modMask}$
\State $\text{exitSection}(k)$
\State \textbf{return} $\text{readyVector}_\tau == 0$
\EndProcedure
\end{algorithmic}
\end{algorithm}
core $k$ has already occurred. Hence, the local variable is initialized with all bits set, except the $k$-th bit (L. 3). For the same reason, the $k$-th bit of that task’s $\tau'$ notification vector is not reset (L. 6). Finally, the controller resets all the bits of its status and ready vector that were modified by the relaxation process, according to the local variable (L. 10-11), and tests (L. 13) if the task is indeed ready (to avoid re-execution of the ready phase), as shown in Figure 3d. Notice that, in case some of the tasks are data-dependent, the dependency is preserved (L. 6), thus ensuring proper ordering of data-dependent tasks.

### 3.4 Global slack computation

In order to relax the partial order of tasks, it is essential to know at run-time the amount of global slack, i.e., the minimum current time-slack across all cores. The time-slack of a core expresses the amount of time by which the execution of its tasks has been sped up. Speed-up occurs when the actual execution of a task is shorter than its isWCET. Formally, we define time-slack as the difference between the actual response time $R(\tau)$ of a task $\tau$ and its end time $\epsilon(\tau)$, and shall not be confused with the typical term slack, meaning laxity. As the actual response time $R(\tau)$ is not known a-priori, we use a safe slack approximation $\sigma_{\tau}$:

$$\sigma_{\tau} = \beta(\tau) - t \quad \text{with} \quad \max_{\tau' \in \text{pred}(\tau)} R(\tau') \leq t \leq \beta(\tau)$$

where $t$ is any time instance between the time-triggered start time and when the task becomes ready, i.e., all its predecessors have finished. Notice that $\sigma_{\tau}$ is safe since, $\epsilon(\tau) - R(\tau) \geq \beta(\tau) - \max_{\tau' \in \text{pred}(\tau)} R(\tau')$, i.e., the difference in response time between two consecutive (in time) tasks cannot be greater than the isWCET of the latter task, $\epsilon(\tau) - \beta(\tau)$.

This safe approximation enables an efficient computation of the global slack, i.e., the minimum slack of all cores, at any time instance $t$, in a distributed manner, without requiring any sort of synchronisation or explicit exchange of information among cores. This is achieved by subtracting the current time instance $t$ from the minimum start time of all active tasks, as outlined in Algorithm 5 (L. 9). To avoid inter-core information exchange, a global array is used to store the start time of the active task on each core and a global variable obtains the minimum value of the array. The start time of an active task is updated every time a core has to execute a new task (L. 3 of Algorithm 1). As soon as a core $k$ finishes the notify phase of a task, it proceeds to its next task $\tau$. As a new task is now active, the controller of

---

**Algorithm 5** Slack computation on core $k$.

**Input:** Start time $\beta(\tau)$ of active task $\tau$, Global array $\text{startTimes}$ of active tasks $\tau$ and global variable $\text{minTime}$ with the minimum value of $\text{startTimes}$.

1. Function $\text{updateMinStart}(\beta(\tau))$:  
   2. $\text{prevStart} \leftarrow \text{startTimes}[k]$  
   3. $\text{startTimes}[k] \leftarrow \beta(\tau)$  
   4. if $\text{minTime} = \text{prevStart}$ then  
   5.   for $i \leftarrow 0$ to $|K|$ do  
   6.     if $\text{minTime} > \text{startTimes}[i]$ then  
   7.       $\text{minTime} \leftarrow \text{startTimes}[i]$  
   8. Function $\text{getSlack}()$:  
   9.   return $\text{minTime} - \text{getCurrentTime}()$
core \( k \) stores the old start time in a local variable and updates the start time of its active task with the new one (L. 2-3). If its old start time is equal to the minimum value of the array, it means that this controller was the owner of the minimum value, and thus, it has to recalculate the new minimum of the global array (L. 4-7). Otherwise, it delegates this computation to the controller that is the owner of the minimum value of the array.

### 3.5 Deadlock freedom

Since isRA-DYN is a distributed approach, it is important to establish its correctness. Here we prove that isRA-DYN is free from deadlocks, while time-correctness is addressed in Section 4. As a stepping stone, we first prove its static behavior, i.e., no relaxation occurs.

**Lemma 1.** Assuming that each set/reset operation on the \( k \)-th bit of the bit-vectors \((\text{status}, \text{readyVector}, \text{notifyVector})\) is atomic, the static behavior of isRA-DYN is free from deadlocks.

**Proof.** Consider two dependent tasks, \((\tau, \tau') \in E_{\text{isRA}}\); there are two distinct cases when task \( \tau \) finishes its execution and notifies core \( \mu(\tau') \):

1. the \( \mu(\tau) \)-bit of the status for core \( \mu(\tau') \) is not set \((\text{status}_{\mu(\tau')}[\mu(\tau)] = 0)\), which results in setting the bit after notification (L. 6, Algorithm 3).
2. the \( \mu(\tau) \)-bit is already set \((\text{status}_{\mu(\tau')}[\mu(\tau)] = 1)\) by some other task, which results in resetting the \( \mu(\tau) \)-bit of \( \text{readyVector}_{\tau'} \) of task \( \tau' \). (L. 8, Algorithm 3).

At the ready phase of task \( \tau' \) either the \( \mu(\tau) \)-bit of the ready vector is zero, or both the \( \mu(\tau) \)-bits of the status and the ready vector are set; in both cases task \( \tau' \) is considered ready w.r.t. its dependency with task \( \tau \). In the former case, the value of that status vector bit is preserved (via XOR with the zero of the ready vector), in order to be reset by the corresponding task, while in the latter case that bit is reset. Since the value of the \( \mu(\tau) \)-bit of the status vector is the same before the notify phase and after the ready phase, it is straightforward to show that isRA-DYN is deadlock-free, via induction on \( E_{\text{isRA}} \) on all \(|K|\) bits.

**Theorem 2.** Assuming that each set/reset operation on the \( k \)-th bit of the bit-vectors \((\text{status}, \text{readyVector}, \text{notifyVector})\) is atomic, isRA-DYN is free from deadlocks.

**Proof.** Consider two dependent tasks, \((\tau, \tau') \in E_{\text{dyn}}\) and \( \tau' \) is about to be executed; there are two distinct cases for task \( \tau' \), namely either it is ready or it could be relaxed. The former case corresponds to the static behavior, which we have established its correctness from Lemma 1. In the latter case, there are two options for the \( \mu(\tau) \)-bit of \( \text{status}_{\mu(\tau')} \):

1. the \( \mu(\tau) \)-bit has been set by \( \tau \)
2. the \( \mu(\tau) \)-bit is not set

In both cases the \( \mu(\tau) \)-bit of \( \text{status}_{\mu(\tau')} \) is reset, resetting also the \( \mu(\tau) \)-bit of \( \text{readyVector}_{\mu(\tau')} \) (L. 10-11, Algorithm 4). Since \( \tau' \) is about to execute, if the \( \mu(\tau) \)-bit is set, it cannot have been set by any other task \( \tau'' \) than \( \tau \), as it would have been already reset by the successive task of \( \tau'' \) on core \( \mu(\tau') \). It is thus, straightforward to show that isRA-DYN is deadlock-free, via induction on \( E_{\text{dyn}} \) on all \(|K|\) bits.

In the presented algorithms, the modification of the bit-vectors is protected, satisfying the assumption for atomic set/reset operation of bits. In particular, since a ready and a relax phase cannot be executed simultaneously on the same core, it suffices to use a single protection mechanism per core. Additionally, since data-dependencies are always preserved (L. 7 in Algorithm 4), the execution with isRA-DYN cannot introduce race conditions to the application itself. It should be stressed that the global variable, with the minimum start
time of all active tasks across cores, does not require protection in order to be safe. The minimum start time is genuinely increasing, as the execution progresses, and its used for the calculation of the global slack. Accessing the global variable without protection can result in missing write from another core. This means that the controller uses an older value, which is smaller than the new one. This only results in smaller global slack computation, and thus, only missed opportunities of relaxation. This is deliberately done so, in favor of run-time performance.

4 Response time analysis

Introducing run-time mechanisms into time-critical systems can improve system performance, by better utilisation of the system resources. Nevertheless, the controllers themselves require processing time, thus they can alter the timing behavior and potentially violate timing guarantees, if the controller WCET is not properly accounted for. To overcome this issue, either additional tasks are incorporated into the model, used to derive the safe time-triggered schedule, or the WCET of the controller is incorporated into the WCET of each task (modulo some timing alignment). Especially for interference-sensitive system, attention must be paid to potential interference created by the controller, i.e., accesses to shared variables among cores (status, ready and notify vectors). If these variables are placed alongside with the task data, additional interferences must be accounted, due to the parallel execution of a control phase and a task. Multiple approaches exist to mitigate this effect; the control data can be placed in a separate memory accessed by a separate bus, when the platform provides such a feature. Alternatively, shared control data can be placed in the local memories of each core and accessed through remote reads/writes [2]. If such solutions are not possible, the amount of induced interference can be controlled, either by using resource-partitioning techniques common in real-time systems or by bounding the number of invocations of the controller, e.g., using non-interrupting hardware events [21].

In Algorithm 1, the proposed control mechanism is divided into two alternating phases, namely ready and relax, followed by two consecutive phases, execute and notify. We consider the absolute response time of a task \( \tau \) to be when it finishes execution and the notify phase has performed all the status updates, i.e., the absolute response time of a task \( \tau \) is the same as response time of its update phase:

\[
R(\tau) = R(N_{\tau})
\]

Notice that, while the execution phase \( X_{\tau} \) has a fixed isWCET (without considering the additional interferences due to relaxation), the ready and notify phases have varying isWCET, which depends on a number of factors. For any task \( \tau \), the isWCET of the ready phase depends on:

(i) when it will gain access to its critical section, and
(ii) when the task is going to be ready, i.e., all previous tasks have finished and all updates have been performed.

The WCET of the update phase depends on:

(i) when it will gain access to its critical section,
(ii) the number of cores to notify, and
(iii) when previous tasks, which depended on this core, finish their ready phase (s.t. \( \text{status}[i][k] = 0 \)).

In order to make our response time analysis accurate, we derive parametric response times \( R \), based on the number of outgoing edges of a task \( \tau \), according to the scheduling dependencies \( E_{\text{isRA}} \). We denote with \( C^N_{\tau} \) the WCET of the controller part that corresponds
to the snippet $L$, i.e., the sequence of lines $L$ of Algorithm $N$. We perform the RTA for the most restrictive case, i.e., for tasks with data-dependencies. An RTA for independent tasks, would at least provide the same response time bounds for the same task set, if not better.

**Accessing a critical section.** While one core can be only at one control phase at any time instance, different cores can be in different phases. Hence, for a core to enter any particular critical section, it may have to wait for all the other cores to finish their critical section. The WCET of the critical sections of the ready, notify and relax phase, are $C_{[3-6]}^2$, $C_{[3-9]}^3$ and $C_{[9-12]}^4$, respectively. Thus, the worst-case wait time for a core to access critical section $i$ is:

$$C_i = (|K| - 1) \cdot \max \left( C_{[3-6]}^2, C_{[3-9]}^3, C_{[9-12]}^4 \right)$$  \hspace{1cm} (8)

**Ready Phase.** Let $t^*_R$ be the time instance that task $\tau$, running on core $k$, becomes ready, i.e., all predecessor tasks have finished their corresponding notify phases:

$$t^*_R = \max_{\tau' \in \text{pred}(\tau)} R(\tau')$$  \hspace{1cm} (9)

The response time of the ready phase, if the controller is invoked precisely at time $t^*_R$, is the WCET of acquiring access to critical section $k$ plus the WCET of executing that section:

$$R(R_\tau) \leq t^*_R + C_{R_\tau} + C_{TA_\tau}$$  \hspace{1cm} (10)

where $C_{TA_\tau}$ is a timing alignment constant, analysed below. The response time $R(R_\tau)$ is defined recursively, as it depends on the maximum response time of preceding tasks ($t^*_R$). This will assist us in proving that under any AET, the execution respects the timing guarantees.

**Execute Phase.** As there are no preemptions during the execution of a task, if $t_{E_{\text{dyn}}} (\tau)$ is the interference that task sustains because of the relaxed dependency relation $E_{\text{dyn}}$, the response time for the execution phase of the controller is:

$$R(X_\tau) \leq R(R_\tau) + C_\tau + t_{E_{\text{dyn}}} (\tau)$$  \hspace{1cm} (11)

**Notify Phase.** Following the task execution $\tau$, on core $k$, the controller updates each core’s status and the minimum start time of the active tasks. For each outgoing dependency, the core $k$ has to gain access to a distinct critical section and perform a write to either the status or the ready vector:

$$R(N_\tau) \leq R(X_\tau) + C_{N_\tau}$$  \hspace{1cm} (12)

$$C_{N_\tau} = C_{[1-7]}^5 + \sum_{\tau' \in \text{succ}(\tau)} \left( C_{\mu(\tau')} + C_{[4-8]}^3 \right) = C_{[1-7]}^5 + \deg^+(\tau) \cdot \left( C_k + C_{[4-8]}^3 \right)$$  \hspace{1cm} (13)

Since the worst-case waiting time in Equation 8 is constant, we have replaced $C_{\mu(\tau')}$ with $C_k$ to derive the final expression.

**Relax Phase.** Let time instance $t^*_S$ be a time instance, where task $\tau$ running on core $k$ is not ready yet, i.e., $t^*_S < t^*_R$, but the global slack is large enough to accommodate the additional interferences. If the relax phase is invoked at time $t^*_S$, it has to remove all the
dependencies (excluding the data-dependencies) and acquire access to its critical section, in order to write the status vector. Hence, its response time is:

\[ R(S_\tau) \leq t_\tau + C_{S_\tau} \]

with


Notice that the loop body (L. 9-13) in Algorithm 4 is executed only \( \text{deg}^+(\tau) - 1 \) times, since the dependency from the core itself is by default met. This is reflected by the term \( (\text{deg}^+(\tau) - 1) * C_4^4[9-13] + C_4^4[3-5] \) in the response time \( R(S_\tau) \).

**Timing alignment.** In the RTA of the ready phase, we assumed that the controller starts precisely at the time when all the required status updates have been performed (for the ready phase). Nevertheless, since the tasks can be executed in less time than their is WCET, there is a possibility that the controller is already inside a relax phase, when the last status update occurs. In the worst-case, there will be a single data-dependency that is not removed by the relax phase. Therefore, the timing alignment constant \( C_{TA_R} \) for the ready phase is:

\[ C_{TA_R} = C_S - C_4^4[6-8] + C_4^4[3] \]

where \( C_S \) is the WCET of relax phase, with the maximum number of dependencies, i.e., |\( K \)|.

### 4.1 Safety

Having the WCET and the response time of the controller phases, we need to prove that, if these costs are added upfront to the is WCET of tasks, the timing guarantees of any time-triggered schedule are not violated, under any run-time reduction of execution times, i.e., \( R(\tau) \leq \epsilon(\tau) \) for all tasks \( \tau \).

Let \( C_{R_\tau}, C_{N_\tau}, C_{S_\tau} \) denote the WCET of the control phases, and \( C_{TA_R} \) the timing alignment constants, as analysed in the previous sections. Assume a safe solution \( (\mu, \beta, \epsilon) \), derived by a safe scheduling algorithm, such that it includes the controller WCETs in the is WCET of each task:

\[ \epsilon(\tau) - \beta(\tau) = C_{R_\tau} + C_{TA_R} + C_{N_\tau} + C_{S_\tau} \]

Before proving the safety of the approach, we establish some properties regarding the impact of relaxations to is WCET of the task and control phases.

**Property 1.** Relaxation does not increase the WCET of control phases \( (C_{R_\tau}, C_{N_\tau}, C_{S_\tau}) \).

**Proof.** The WCET of the control phases depends on the indegree and outdegree of each task \( \tau \) according to the dependency relation \( E_{isRA} \) (Equations 10, 13, 15). The dependency relation \( E_{dyn} \) is a genuinely decreasing relation (Equation 5) starting from \( E_{isRA} \), thus the WCET of the control phases decreases with each relaxation. ▶

**Property 2.** Given a relaxed dependency relation \( E_{dyn} \subseteq E_{isRA} \), a task \( \tau \) can suffer additional interference at most equal to its slack:

\[ \sigma_{\tau} \geq t_{E_{dyn}}(\tau) \]

**Proof.** In case task \( \tau \) is the task with the minimum start time among the active tasks, then \( \sigma_{\tau} \geq t_{max}(\tau) \) (L. 2 in Algorithm 4). Otherwise, let \( \tau_{min} \) be the task with minimum start time, i.e., \( \beta(\tau) \geq \beta(\tau_{min}) \). By equation 6:

\[ \sigma_{\tau} - t \geq \sigma_{\tau_{min}} - t \Rightarrow \sigma_{\tau} \geq \sigma_{\tau_{min}} \]

Therefore, \( \sigma_{\tau} \geq t_{max}(\tau) \geq t_{E_{dyn}}(\tau) \). ▶
Theorem 3. For any safe scheduling solution, derived by adding the controller costs \((C_{\mathcal{R}_r}, C_{N_r}, C_{\mathcal{S}_r}, C_{T_{A_R}})\) to the isWCET \((C_r)\) of the tasks \(T\), the isRA-DYN execution is safe under any AET, i.e.:

\[
R(\tau) \leq \epsilon(\tau) \quad (20)
\]

Proof. Proof by induction on the dependency relation \(E_{\text{dyn}}\).

Base Case: For tasks \(\tau\) with no predecessors \((\text{pred}(\tau) = \emptyset, \beta(\tau) = 0)\) from Eq. 7 and Eq. 12 we establish:

\[
R(\tau) \leq R(\mathcal{X}_\tau) + C_{N_r} \quad (11) \quad R(\tau) \leq R(R_{\tau}) + C_r + C_{N_r} + \iota_{E_{\text{dyn}}}(\tau) \quad (10) \quad (21)
\]

\[
R(\tau) \leq t_{\mathcal{R}_r} + C_{\mathcal{R}_r} + C_{T_{A_R}} + C_r + C_{N_r} + \iota_{E_{\text{dyn}}}(\tau) \quad (9) \quad (22)
\]

\[
R(\tau) \leq \max_{\tau' \in \text{pred}(\tau)} R(\tau') + C_{\mathcal{R}_r} + C_{T_{A_R}} + C_r + C_{N_r} + \iota_{E_{\text{dyn}}}(\tau) \quad (23)
\]

Since \(\text{pred}(\tau) = \emptyset\), the response time of the predecessors is zero. Also no adaptation can occur since \(\beta(\tau) = 0\), thus no additional interference is introduced, i.e. \(\iota_{E_{\text{dyn}}}(\tau) = 0\):

\[
R(\tau) \leq 0 + C_{\mathcal{R}_r} + C_{T_{A_R}} + C_r + C_{N_r} + 0 \quad (17) \quad (24)
\]

\[
R(\tau) \leq \epsilon(\tau) - \beta(\tau) \quad (\beta(\tau) = 0) \quad R(\tau) \leq \epsilon(\tau) \quad (25)
\]

Induction step: Suppose that (20) holds for all predecessors of task \(\tau\). Starting from equation (23) and through equation (6) we establish:

\[
R(\tau) \leq \beta(\tau) - \sigma_r + C_{\mathcal{R}_r} + C_{T_{A_R}} + C_r + C_{N_r} + \iota_{E_{\text{dyn}}}(\tau) \quad (17) \quad (26)
\]

\[
R(\tau) \leq \epsilon(\tau) - \sigma_r + \iota_{E_{\text{dyn}}}(\tau) \quad (27)
\]

By Property 2 we know that \(\iota_{E_{\text{dyn}}}(\tau) - \sigma_r \leq 0\), therefore, concluding the proof. \(\triangleleft\)

We have therefore established that isRA-DYN is timely safe, and relaxes the dependency relation when enough global slack exists to accommodate the additional interference. Furthermore, the execution is work-conserving, w.r.t. \(E_{\text{dyn}}\), which improves run-time performance, as shown in Section 5.

5 Experimental Evaluation

5.1 Experimental Setup

Platform. A real multi-core COTS platform, i.e., the TMS320C6678 chip (TMS in short) of Texas Instrument [25] is used for the experiments. The platform characteristics are depicted in Table 2. The isRA-DYN mechanism is implemented as a bare-metal library, with low-level functions for the controller phases using TMS hardware semaphores. The isRA-DYN semaphore implementation is applicable to any platform, since semaphores are a fundamental building block. In the rare case that no such hardware support exists, a software implementation can be used. However, the isRA-DYN approach can be implemented by other protection mechanisms.

 Benchmarks. To experimentally evaluate our isRA-DYN approach, we have conducted experiments using three different applications with respect to the number of tasks, WCET, and WCRA taken from the StreamIT benchmarks [26]: i) Discrete Cosine Transformation (DCT), ii) Mergerprort (MERGE), and iii) Fast Fourier Transformation (FFT).
Table 2 Benchmark and platform characteristics.

(a) Benchmark.

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>No. tasks</th>
<th>Seq. WCET (cycles)</th>
<th>No. WCRA</th>
</tr>
</thead>
<tbody>
<tr>
<td>DCT</td>
<td>32</td>
<td>981,120</td>
<td>69,808</td>
</tr>
<tr>
<td>MERGE</td>
<td>47</td>
<td>669,026</td>
<td>55,415</td>
</tr>
<tr>
<td>FFT</td>
<td>47</td>
<td>275,891</td>
<td>41,981</td>
</tr>
</tbody>
</table>

(b) TMS platform.

<table>
<thead>
<tr>
<th>DSP char.</th>
<th>Instr.</th>
<th>Freq.</th>
<th>L1P</th>
<th>L1D</th>
<th>L2</th>
</tr>
</thead>
<tbody>
<tr>
<td>8</td>
<td>1 GHz</td>
<td>32 KB</td>
<td>32 KB</td>
<td>512 KB</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>DSPs</th>
<th>NoC</th>
<th>L3</th>
<th>L1D</th>
<th>L2</th>
</tr>
</thead>
<tbody>
<tr>
<td>8</td>
<td>TeraNet (Delay: 11 cycles)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>L3</td>
<td>DDR3</td>
<td>512 MB</td>
<td>Sem.</td>
<td>32 cycles</td>
</tr>
</tbody>
</table>

WCET and WCRA acquisition. Since no existing static WCET analysis tool supports the TMS platform, a measurement-based approach has been used to acquire the WCET of each task. Obtaining safe and context-independent measurements requires to eliminate the sources of timing variability [6], by disabling data-caches, removing interferences (i.e., the task is executed alone on one core) and providing input data to enforce the worst-case path. To perform our measurements on the real platform, we used the local timer of the core. To increase the reliability of the measurements, we have followed the approach of multiple executions. Each task has been executed 50 times, which has been shown to provide a small standard deviation [14], and maintained the largest observed value. The application has been compiled with -O0, i.e., no optimizations, in order to obtain the WCRA of each task by the produced binary. Table 2 depicts the overall WCET, WCRA and number of tasks of each benchmark, used to obtain the offline near-optimal solutions.

Data-placement. The controller data are placed on the on-chip Multicore Shared SRAM Memory (MSM), while application data are placed in the off-chip main memory (DDR3), ensuring that the isRA-DYN does not interfere with the task’s execution.

Comparison. The evaluation of the proposed approach can be achieved by comparing run-time execution time of the tasks allocated on each core (a.k.a. makespan) obtained by the proposed dynamic approach (isRA-DYN) and the static run-time approach (isRA-LOCK) that enforces the partial order of tasks [22]. The offline isWCET schedule has been generated by [24] and it is used as an input to both approaches. To attribute the observed gains to isRA-DYN, any system parameter, that may lead to timing variability at run-time, should be controlled and explored independently, whenever possible. These parameters are mainly the interferences, the different execution paths of the benchmarks and the impact of caches. Therefore, we initially explore the timing variability that each benchmark can have, when executed on TMS platform and a single system parameter is tuned each time. Then, we present the gains provided by isRA-DYN and isRA-LOCK by comparing the makespan under different variations at the timing variability of benchmarks. Last, but not least, we compare the overhead of isRA-DYN and isRA-LOCK approaches.

5.2 Evaluation results

Characterization of timing variability. The main system parameters that can alter the execution time are the occurring interferences, the diverse execution paths of the benchmarks and the caches. In this first experimental section, we tune each of these parameters independently in order to characterize its impact to the timing variability per benchmark. To compute the timing variability, the execution time of the best observed case and the worst observed case are compared. Table 3 shows the timing variability due to caches and
Table 3 Benchmark timing variability.

(a) Interference variability

<table>
<thead>
<tr>
<th>Caches</th>
<th>Path</th>
<th>DCT</th>
<th>MERGE</th>
<th>FFT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Disabled</td>
<td>Best-Path</td>
<td>32.13%</td>
<td>46.67%</td>
<td>55.03%</td>
</tr>
<tr>
<td></td>
<td>Worst-Path</td>
<td>44.80%</td>
<td>43.78%</td>
<td>52.70%</td>
</tr>
<tr>
<td>Enabled</td>
<td>Best-Path</td>
<td>0.43%</td>
<td>0.91%</td>
<td>3.58%</td>
</tr>
<tr>
<td></td>
<td>Worst-Path</td>
<td>0.32%</td>
<td>0.91%</td>
<td>3.29%</td>
</tr>
</tbody>
</table>

(b) Cache variability (No interferences)

<table>
<thead>
<tr>
<th>Path</th>
<th>DCT</th>
<th>MERGE</th>
<th>FFT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Best-Path</td>
<td>73.83%</td>
<td>69.03%</td>
<td>69.40%</td>
</tr>
<tr>
<td>Worst-Path</td>
<td>76.57%</td>
<td>68.60%</td>
<td>69.38%</td>
</tr>
</tbody>
</table>

(c) Path variability (No interferences)

<table>
<thead>
<tr>
<th>Caches</th>
<th>DCT</th>
<th>MERGE</th>
<th>FFT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Disabled</td>
<td>46.65%</td>
<td>12.84%</td>
<td>0.15%</td>
</tr>
<tr>
<td>Enabled</td>
<td>40.51%</td>
<td>14.69%</td>
<td>0.46%</td>
</tr>
</tbody>
</table>

Diverse paths (computed without any interferences, i.e., running the benchmark alone on a core), and the timing variability due to interferences, when all cores are running the same benchmark. We observe that even when the application is executed in isolation, the impact of caches in execution time is quite high for all applications, with 71.14% on average. The impact of different execution paths depends on the application type, thus it is higher for the DCT, since it is an application that has several execution paths and, much smaller for FFT, which is a single-path application. Last but not least, we observe an important impact of the interferences, with 45.85% on average, with disabled caches. When caches are enabled the interference impact is reduced, since the cache sizes are large enough to keep the data locally.

**Makespan comparison.** We perform an exhaustive set of experiments to explore and quantify the behavior of the proposed approach. We have used three configurations, i.e., two, four and eight application instances on two, four and eight cores, respectively. In addition, in order to explore the behavior of $i$sRA-DYN with respect to the timing variability, due to interferences, caches, and multiple execution paths of the application, we have performed experiments, where we insert at each task a timing variability from 0% up to 40%, on average. Each experiment has been executed twenty consecutive iterations. During the execution, we observed no timing violations according to the offline solution. Due to page limitations, we only present the measured makespan of each core for the eight core configuration in Figure 4, in the form of box plot. However, we thoroughly analyze the behavior of our approach by providing the gains of the proposed $i$sRA-DYN compared to $i$sRA-LOCK for all experiments. The gain is given by computing the makespan gain, i.e., \( \frac{(i$sRA$-LOCK) - (i$sRA$-DYN)}{(i$sRA$-LOCK)} \), for each core. Tables 5, 4 and 6 depict the average makespan gain per core and the average makespan gain across all cores, for all configurations.

**a) General observations:** The first and important observation is that the behavior of $i$sRA-LOCK is similar, in terms of minimum, maximum and average makespan, for all cores for all benchmarks, under any timing variability. This behavior of $i$sRA-LOCK is due to the fixed partial task order. This behaviour motivates the use of a dynamic approach that can explore the variability occurring at run-time. Compared to the $i$sRA-LOCK, the makespan distribution of the $i$sRA-DYN among cores is varying. As $i$sRA-DYN performs partial order relaxations, allows earlier task execution and additional interference to occur, which varies the core’s makespan. When the variability is increased, this variation becomes more important.

**b) Minimum timing variability (0%):** This experimental set-up is the worst for the proposed approach, since the timing variability of the benchmarks is eliminated as much as possible.
Figure 4 Eight core configuration: isRA-DYN and isRA-LOCK makespan per core.
To achieve that, the same execution path is used among executions and caches are disabled. However, it is not possible to eliminate the interferences occurring from the parallel execution of tasks. For all the experiments, we observe that the behaviour of $\text{isRA-DYN}$ improves over the behavior of $\text{isRA-LOCK}$, in all cores, as the number of cores increases. More precisely, for the configuration with two cores and 0% variability, $\text{isRA-DYN}$ provides a small gain (from 0.08% for MERGE up to 0.22% for FFT, with an average of 0.145% among all applications). As the number of cores is increased, the gains are also increased, especially for MERGE. Compared to the two core configuration, the gain is increased on average by a factor of $x3.11$ for DCT, $x36.63$ for MERGE and $x1.93$ for FFT, when four cores are used, and by $x2.95$ for DCT, $x44.64$ for MERGE and $x4.28$ for FFT. The high gain factor of the MERGE benchmark is due to the low gain when only two cores are used. The lower gain, when only two cores are used, is attributed to the small number of interferences occurring during execution in combination with a bit higher run-time overhead, due to the relax phase, compared to $\text{isRA-LOCK}$. However, as the number of cores is increased, the number of occurring interference is increased, and thus, the gain is higher. As the only source of timing variability is the interferences in this experimental, the achieved gain of $\text{isRA-DYN}$ verifies that the proposed approach is capable of exploring the occurring interferences during execution, compared to $\text{isRA-LOCK}$.

c) Tuning timing variability (from 5% to 40%): To quantitatively characterize the behavior of the proposed approach, when other sources of timing variability occur on top of the interferences, we insert an average variability of 5%, 10%, 20% and 40% in the WCET of the tasks (WCRA remains unchanged). For all the experiments, we observe that as task variability is inserted, $\text{isRA-LOCK}$ fails to take advantage of it during execution, due to its fixed partial order policy. On the other hand, as the variability is increased, the proposed approach provides higher gains. More precisely, we observe that with the configuration with two cores (which is the configuration with the minimum possible interferences), the gains of $\text{isRA-DYN}$ are significant compared to $\text{isRA-LOCK}$. In particular, with an increasing timing variability of 5%, the average gains are increased to 1.125% for DCT, 0.935% for MERGE, and 0.490% for FFT (with an average of 0.85% for all benchmarks). Tables 5, 4 and 6 show that with timing variability increasing, the gains are increased. Considering all

<table>
<thead>
<tr>
<th>Var. (%)</th>
<th>CO</th>
<th>C1</th>
<th>C2</th>
<th>A</th>
<th>CO</th>
<th>C1</th>
<th>C2</th>
<th>C3</th>
<th>C4</th>
<th>C5</th>
<th>C6</th>
<th>C7</th>
<th>A</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0.08</td>
<td>0.08</td>
<td>0.08</td>
<td></td>
<td>1.90</td>
<td>6.17</td>
<td>1.81</td>
<td>1.84</td>
<td>2.93</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>1.03</td>
<td>0.84</td>
<td>0.935</td>
<td></td>
<td>2.10</td>
<td>7.40</td>
<td>2.46</td>
<td>2.56</td>
<td>3.63</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>2.29</td>
<td>2.09</td>
<td>2.190</td>
<td></td>
<td>4.04</td>
<td>9.37</td>
<td>4.48</td>
<td>4.63</td>
<td>5.63</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>4.84</td>
<td>4.76</td>
<td>4.800</td>
<td></td>
<td>9.59</td>
<td>13.06</td>
<td>9.59</td>
<td>10.09</td>
<td>10.58</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>40</td>
<td>9.35</td>
<td>9.29</td>
<td>9.32</td>
<td></td>
<td>16.80</td>
<td>19.85</td>
<td>17.96</td>
<td>17.50</td>
<td>18.02</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Var. (%)</th>
<th>CO</th>
<th>C1</th>
<th>C2</th>
<th>C3</th>
<th>C4</th>
<th>C5</th>
<th>C6</th>
<th>C7</th>
<th>A</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>1.96</td>
<td>5.42</td>
<td>1.64</td>
<td></td>
<td>5.30</td>
<td>2.06</td>
<td>5.37</td>
<td>1.69</td>
<td>5.13</td>
</tr>
<tr>
<td>5</td>
<td>4.58</td>
<td>8.01</td>
<td>3.62</td>
<td></td>
<td>7.84</td>
<td>4.56</td>
<td>8.07</td>
<td>3.76</td>
<td>8.22</td>
</tr>
<tr>
<td>10</td>
<td>7.78</td>
<td>11.43</td>
<td>7.19</td>
<td></td>
<td>11.15</td>
<td>7.98</td>
<td>11.60</td>
<td>6.40</td>
<td>11.52</td>
</tr>
<tr>
<td>20</td>
<td>14.90</td>
<td>17.27</td>
<td>13.70</td>
<td></td>
<td>17.69</td>
<td>14.95</td>
<td>13.40</td>
<td>15.25</td>
<td>17.77</td>
</tr>
</tbody>
</table>
Table 5: DCT: Average gains (%) per core (C) and among all cores (A)

<table>
<thead>
<tr>
<th>Timing Var. (%)</th>
<th>2 cores</th>
<th>4 cores</th>
<th>8 cores</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>CO</td>
<td>C1</td>
<td>CO</td>
</tr>
<tr>
<td>0</td>
<td>0.14</td>
<td>0.13</td>
<td>0.46</td>
</tr>
<tr>
<td>5</td>
<td>1.10</td>
<td>1.15</td>
<td>1.225</td>
</tr>
<tr>
<td>10</td>
<td>2.56</td>
<td>2.63</td>
<td>2.95</td>
</tr>
<tr>
<td>20</td>
<td>5.94</td>
<td>5.58</td>
<td>5.76</td>
</tr>
<tr>
<td>40</td>
<td>11.35</td>
<td>10.48</td>
<td>10.915</td>
</tr>
</tbody>
</table>

benchmarks, we observe an average gains of 2.09% (10%), 4.95% (20%), and 9.33% (40%). The maximum gain for 40% variability is 11.35% observed for C0 running DCT. As the number of cores is increased, the gains are also increased. This occurs due to the fact that the proposed approach is able to take advantage of both the inserted timing variability and the occurring interferences. When four cores are used, the average gain over all benchmarks is 1.89%, 3.82%, 8.46% and 15.86%, for 5%, 10%, 30% and 40% variability, respectively. The maximum gain for 40% variability is 19.85% observed for C1 running MERGE. When eight cores are used, the gains are even higher, i.e., with an average gain over all benchmarks equal to 3.45%, 7.11%, 14.22% and 23.26%, for 5%, 10%, 30% and 40% variability, respectively. The maximum gain for 40% variability is 25.31% observed for C4 running MERGE.

5.3 Controller cost

Table 7 depicts the corresponding WCET values for the isRA-DYN and isRA-LOCK approaches. Due to the additional relax phase, the overhead of the isRA-DYN controller is higher than isRA-LOCK controller. Despite the increased overhead, isRA-DYN can provide further performance improvements, as has been shown in the previous paragraphs.

6 Related Work

The run-time mechanisms are categorized whether: i) the considered tasks are only time-critical or also best-effort, ii) the WCET is pessimistic or interference-sensitive, and iii) the adaptation is static or dynamic. A detailed survey of the state-of-the-art is available in [4].

The run-time mechanisms considering only time-critical tasks must guarantee the timely execution of the complete task set. The mechanisms that consider the pessimistic WCET are typically based on static decisions, i.e., the execution of a new task can start as soon as a task finishes earlier than its pessimistic WCET. Typical examples of such approaches come from scheduling theory, e.g. [1,5]. However, the use of pessimistic WCET over-approximates the interferences having a negative impact in performance and in schedulability. To tackle with over-approximated WCETs due to interferences, several approaches incorporate interference
Table 6 FFT: Average gains (%) per core (C) and among all cores (A).

<table>
<thead>
<tr>
<th>Timing Var. (%)</th>
<th>FFT</th>
<th>2 cores</th>
<th>4 cores</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>CO</td>
<td>C1</td>
<td>A</td>
</tr>
<tr>
<td>0</td>
<td>0.22</td>
<td>0.20</td>
<td>0.22</td>
</tr>
<tr>
<td>5</td>
<td>0.50</td>
<td>0.48</td>
<td>0.490</td>
</tr>
<tr>
<td>10</td>
<td>1.49</td>
<td>1.48</td>
<td>1.485</td>
</tr>
<tr>
<td>20</td>
<td>3.75</td>
<td>4.80</td>
<td>4.275</td>
</tr>
<tr>
<td>40</td>
<td>7.45</td>
<td>8.05</td>
<td>7.750</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Timing Var. (%)</th>
<th>8 cores</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>CO</td>
</tr>
<tr>
<td>0</td>
<td>0.68</td>
</tr>
<tr>
<td>5</td>
<td>3.04</td>
</tr>
<tr>
<td>40</td>
<td>22.79</td>
</tr>
</tbody>
</table>

Table 7 Control phases WCET.

<table>
<thead>
<tr>
<th></th>
<th>isRA-LOCK WCET</th>
<th>isRA-DYN WCET</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Fixed Cost</td>
<td>Cost/Edge</td>
</tr>
<tr>
<td></td>
<td>Fixed Cost</td>
<td>Cost/Edge</td>
</tr>
<tr>
<td>$C_R$</td>
<td>355</td>
<td>251</td>
</tr>
<tr>
<td>$C_N$</td>
<td>260</td>
<td>263</td>
</tr>
<tr>
<td>$C_S$</td>
<td>-</td>
<td>183</td>
</tr>
<tr>
<td>$C_{TA_R}$</td>
<td>45</td>
<td>-</td>
</tr>
</tbody>
</table>

analysis and provide interference-sensitive WCETs, such as [17,19,24]. In general, these approaches provide improved timing guarantees, since they compute a context-dependent upper-bound of the interferences for a particular schedule. To improve the provided upper-bounds, some approaches take into account the length of task overlapping, e.g. [17], or the precise timing of the requests, e.g. [20], or even provide contention-free schedules, e.g. [19]; a detailed survey of such approaches can be found in [12]. To further reduce the impact of the inherent pessimism in any kind of WCET estimations, several run-time mechanisms have been proposed. In [21,22,24], the authors provide a run-time approach suitable for interference-sensitive WCET. However, these approaches act upon static decisions, being unable to modify the partial order of tasks, created offline during the interference-sensitive scheduling. In contrast, the proposed isRA-DYN approach embraces dynamic decisions allowing safe modification of the isWCET scheduling, leading to performance improvements.

The run-time mechanisms for time-critical and best-effort tasks assume the timely execution of time-critical tasks, when they run in isolation. Based on this assumption, they decide the best-effort tasks execution, so as to still guarantee the timely execution of time-critical tasks. Such approaches use different confidence levels in the WCET estimation [3], compute the remaining WCET in isolation for the time-critical tasks [9–11], use resource usage capacities [15,16] and partitioning of the memory accesses [27]. The isRA-DYN approach is orthogonal to these approaches, since it focuses on providing timing guarantees for the time-critical tasks.
7 Conclusion

In this work, we propose a dynamic interference-sensitive run-time adaptation technique \(\text{isRA-DYN}\) that alleviates the limitations of the existing \(\text{isRA-LOCK}\), since it allows to safely relax the partial order of \(\text{isWCET}\) schedule solutions, whenever this is possible. We have presented the corresponding RTA for our technique and have formally argued regarding its safety, under any execution. The obtained results show that \(\text{isRA-DYN}\) outperforms \(\text{isRA-LOCK}\) as it can exploit variability in actual execution of tasks. When using two cores, the interferences are few and without any variability, the \(\text{isRA-DYN}\) provides small gains. However, with increasing variability, even with under few interferences, \(\text{isRA-DYN}\) provide significant gains. As the number of cores is increased, \(\text{isRA-DYN}\) provides better gains.

References


