An Accurate Power and Timing Modeling Technique Applied to A Low-Power ROM Compiler - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 1998

An Accurate Power and Timing Modeling Technique Applied to A Low-Power ROM Compiler

Lotfi Ben Ammar
  • Fonction : Auteur
Amara Amara
  • Fonction : Auteur

Résumé

Large memories require too much resources to be fully extracted and simulated. In this paper we present an accurate power and timing modeling technique that reduces significantly characterization resources. The model is based on current controlled generators, and can be used in several regular structures. Low-power memories are easier to characterize using this technique, since they are block partitioned. Moreover, this modeling technique is fully parameterable and is very useful to efficiently develop and optimize memory compilers. It has been successfully applied to characterize and improve performances of a low-power ROM compiler.
Fichier non déposé

Dates et versions

hal-01618066 , version 1 (17-10-2017)

Identifiants

  • HAL Id : hal-01618066 , version 1

Citer

Arnaud Turier, Lotfi Ben Ammar, Amara Amara. An Accurate Power and Timing Modeling Technique Applied to A Low-Power ROM Compiler. Power and Timing Modeling for Performance of Integrated cicuits (PATMOS'98), Oct 1998, Lyngby, Denmark. pp.181-190. ⟨hal-01618066⟩
30 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More