Communication-aware branch and bound with cluster-based latency-constraint mapping technique on network-on-chip - Archive ouverte HAL Accéder directement au contenu
Article Dans Une Revue Journal of Supercomputing Année : 2016

Communication-aware branch and bound with cluster-based latency-constraint mapping technique on network-on-chip

Ke Pang
  • Fonction : Auteur
  • PersonId : 965809
Sunying Yao
  • Fonction : Auteur

Résumé

Mapping intellectual properties (IPs) on Network-on-Chip (NoC) has a notable impact on the timing, performance, and energy consumption of NoC. In this paper, we present a novel performance and power aware task mapping technique based on mesh NoC that combines the latency constraint and branch and bound concepts. Our proposal for the definition of latency constraint helps intensify the bounds for pattern searching. With appropriate latency constraints, the best mapping solution can be achieved with less CPU time. This algorithm can be used with any NoC mesh shape. The mapping solu-tions are emulated on the FPGA-based NoC emulation platform. The experimental results demonstrate that the latency-constraint branch and bound technique can achieve better timing and lower energy con-sumption in nearly half the CPU time of the traditional branch and bound mapping algorithm.
Fichier non déposé

Dates et versions

hal-01499095 , version 1 (30-03-2017)

Identifiants

  • HAL Id : hal-01499095 , version 1

Citer

Ke Pang, Virginie Fresse, Sunying Yao. Communication-aware branch and bound with cluster-based latency-constraint mapping technique on network-on-chip. Journal of Supercomputing, 2016. ⟨hal-01499095⟩
46 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More