Influence of gate leakage current on AlGaN/GaN HEMTs evidenced by low frequency noise and pulsed electrical measurements Influence of gate leakage current on AlGaN/GaN HEMTs evidenced by pulsed I-V and low frequency noise measurements
Serge Karboyan, Jean-Guy Tartarin, M Rzin, L Brunel, A Curutchet, N Malbert, N Labat, D Carisetti, B Lambert, M Mermoux, et al.

To cite this version:

HAL Id: hal-01343328
https://hal.archives-ouvertes.fr/hal-01343328
Submitted on 12 Jul 2016

HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L’archive ouverte pluridisciplinaire HAL, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d’enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.
Influence of gate leakage current on AlGaN/GaN HEMTs evidenced by low frequency noise and pulsed electrical measurements

S. Karboyan\textsuperscript{a,}\textsuperscript{*}, J.G. Tartarin\textsuperscript{a}, M. Rzin\textsuperscript{b}, L. Brunel\textsuperscript{b, d}, A. Curutchet\textsuperscript{b}, N. Malbert\textsuperscript{b}, N. Labat\textsuperscript{b}, D. Carisetti\textsuperscript{c}, B. Lambert\textsuperscript{d}, M. Mermoux\textsuperscript{e}, E. Romain-Latu\textsuperscript{f}, F. Thomas\textsuperscript{f}, C. Bouexière\textsuperscript{g}, C. Moreau\textsuperscript{g}

\textsuperscript{a} LAAS-CNRS, University of Toulouse, 7 avenue du Colonel Roche, 31031 Toulouse, France
\textsuperscript{b} IMS, CNRS UMR 5218, University of Bordeaux, 351 Cours de la Libération, 33405 Talence, France
\textsuperscript{c} Thales Research and Technology, 1 avenue Augustin Fresnel, 91767 Palaiseau, France
\textsuperscript{d} United Monolithic Semiconductor, 10 avenue du Québec, 91140 Villebon sur Yvette, France
\textsuperscript{e} LEPMI, UMR 5279 CNRS, 1130 rue de la Piscine, 38402 Saint-Martin d’Hères, France
\textsuperscript{f} SERMA Technologies, 7 Parvis Louis Néel Minatec – BHT, 38040 Grenoble, France
\textsuperscript{g} Délégation Générale de l’Armement, La Roche Marguerite, 35998 Rennes, France

Abstract

The study of the pulsed drain current or noise characteristics in AlGaN/GaN HEMTs is the key of knowledge for designing the power amplifiers, the low noise amplifiers and the oscillators or mixers, but it is well accepted today that this study is not fully accomplished without pointing on the effect of the gate leakage current; It is obvious that the transistor’s leakage current may disturb its operation at high power and high frequency. Leakage currents studies are also an area of great importance in optimization of safe operating area and reliability of HEMTs. Therefore, room temperature pulsed I-V and low frequency noise measurements of gate and drain currents of AlGaN/GaN HEMTs have been investigated under different bias conditions on two devices showing identical drain current and different gate current levels. The results show a correlation between two non-destructive measurement techniques applied on devices under test.

Corresponding author.
tartarin@laas.fr
Tel: +33 (5) 61 33 79 96
Influence of gate leakage current on AlGaN/GaN HEMTs evidenced by pulsed I-V and low frequency noise measurements

S. Karboyan\textsuperscript{a,}\textsuperscript{*}, J.G. Tartarin\textsuperscript{a}, M. Rzin\textsuperscript{b}, L. Brunel\textsuperscript{b, d}, A. Curutchet\textsuperscript{b}, N. Malbert\textsuperscript{b}, N. Labat\textsuperscript{b}, D. Carisetti\textsuperscript{c}, B. Lambert\textsuperscript{d}, M. Mermoux\textsuperscript{e}, E. Romain-Latu\textsuperscript{f}, F. Thomas\textsuperscript{f}, C. Bouexière\textsuperscript{g}, C. Moreau\textsuperscript{g}

1. Introduction

AlGaN/GaN High Electron Mobility Transistors (HEMTs) are of great interest for microwave circuits (power amplifiers, robust low noise amplifiers, high frequency switches,...) because of their properties matched for high power, high frequency and low noise applications [1]. If the first reliability studies were focused on the drain current behavior in the channel, it is now largely assumed that leakage currents are major indicators of the state of a device, and are more prone to reveal their future degradation. The improvement of the reliability for a technology must be achieved through the close control of the leakage current. The gate control zone is then the sensitive area where the performances of the device can be optimized as it determines the drain current flowing in the channel during the life of the device. The present paper is not related to reliability purpose but focuses on electrical and noise analysis on the gate and drain terminals to evidence specific mechanisms induced on leaky and non-leaky devices. Thus, the qualification of these devices needs rigorous experiments on the drain as well as on the gate current.

The paper focuses on the electrical and low frequency noise characterization of devices issued from an industrial process:

(a) Pulsed I-V measurements are presented on the gate and drain currents. These measurements provide information about traps activated under non-isothermal conditions [2-4].

(b) Low frequency noise (LFN) measurements are performed on gate and drain terminals. This technique is convenient for getting fine information about the nature of the defects and their location in the device [5-7].

These techniques are performed on a set of devices featuring high and low leakage levels. Next, the results are proposed for one representative device from each set. This study highlights the impact of gate conduction mechanisms over the transistor behavior despite the quasi-similar drain current values measured for both transistors. Drain current is also investigated as defects can impact the dynamic characteristics of the device.

The paper is organized as follows. In section 2, we briefly describe the device structure and the experimental conditions used for the two techniques. Sections 3 and 4 report on the pulsed I-V and LFN measurements respectively. Section 5 sets the conclusions drawn from the two techniques.

2. Devices under test and experimental conditions

AlGaN/GaN HEMTs under study (4x400\textmu m x 0.5\textmu m) are grown on SiC substrate by MOCVD, and feature 18\% of Al content. Two devices are tested presenting differences in the gate leakage current: T1 with low leakage current (265 \textmu A/mm @ V_{DS}=50V and V_{GS} = -7V) and T2 with high leakage current (855 \textmu A/mm, same biasing conditions). These devices are representative of each set of leaky and non-leaky devices, featuring a Gaussian distribution on the I_{GS} values (at a given quiescent point V_{DS}, V_{GS}).

The pulsed I-V measurements are carried out at different quiescent bias (QB) conditions (V_{GQ}, V_{DQ}) in order to quantify the gate and drain lag phenomena [2]:

1. (V_{GQ}, V_{DQ}) = (0V, 0V),
2. (V_{GQ}, V_{DQ}) = (-3V, 0V),
3. (V_{GQ}, V_{DQ}) = (-3V, 20V).

To quantify the gate-lag effects, measurements carried out with conditions (1) and (2) are compared.
The drain-lag effects are quantified by comparing measurements performed with conditions (2) and (3). A pulse width of 300 ns is used with a duty cycle of 0.01% to reduce self-heating effects.

LFN measurements are performed in a shielded room to reduce interferences with the external environment. Outside this room, the measurements are recorded on a computer connected to the HP89410A analyzer. A set of bias-Tees are used to prevent from possible oscillation of the devices. To set the bias point, gate and drain-biasing resistors are connected to batteries to reduce the excess noise sources which may be caused by a power supply.

A Model 5182 transimpedance preamplifier (for the gate current LFN measurements) and a Model 5184 voltage preamplifier (for the drain current LFN measurements) are used to amplify the output signal level measured on the analyzer. The measurements are carried out at room temperature in the frequency range 1 Hz - 100 kHz.

3. Pulsed I-V measurements: Gate-lag and drain-lag effects

3.1. Gate lag effects

The gate-lag (GL) is a delayed response of the drain current with respect to the gate voltage variation [8]. Figure 1 shows 300 ns pulsed I-V measurements of a non-leaky and a leaky HEMTs (Figure 1a for T1 and Figure 1b for T2) using the two quiescent bias conditions (1) and (2): from Figure 2, it is obvious that the non-leaky HEMT presents a gate lag ratio lower than 5% in all the V_DS range and that the gate lag is more pronounced for the leaky device over the same V_DS range, which can hamper the large gate voltage variations under class A amplification.

3.2. Drain-lag effects

The drain-lag (DL) is a delayed response of the drain current with respect to the drain voltage variation.

Figure 3 shows 300 ns pulsed I-V measurements of a non-leaky and a leaky HEMTs (Figure 3a for T1 and Figure 3b for T2) using the two quiescent bias conditions (2) and (3). T1 and T2 present approximately the same decreasing evolution of the drain lag ratio over the V_DS measurements range, with less than 10% of variation between the two extreme biasing conditions (V_DS = 0V, V_DS = 20V) over the investigated V_DS values. Moreover, the magnitude of the drain-lag is approximately identical for the leaky and non-leaky devices as it differs from less that 3% over the V_DS and V_GS investigated range.

3.3. Discussion

The pulsed I-V characteristics of T1 show lower drain current dispersion between (V_GSS, V_DSO) = (0V, 0V) and (V_GSS, V_DSO) = (-3V, 0V) than T2. This higher gate-lag effect for the leaky device is attributed to traps with time constants higher than 300ns (that is the pulse width) and lower than the period duration (@ 30µs).

The pulsed I-V characteristics of T1 and T2 between (V_GSS, V_DSS) of (-3V, 0V) and (-3V, 20V) show almost the same drain lag magnitude.
Moreover, the comparison at all quiescent bias conditions between the two transistors shows that the pulsed drain current is always slightly higher for T2 than for T1. This means higher output power for the leaky transistor. From the analysis between the transconductance gains, no difference is noticeable from DC measurements over a wide temperature range (100K–400K) for the leaky and non-leaky devices. However, transconductance gain $g_m$ from pulsed measurements at ambient temperature features large difference versus gate voltage ($g_m$-max, $V_{th}$) (figure 5). As the dynamic transconductance gain is not higher for the leaky device, and considering identical piezoelectric and spontaneous charges for the leaky and non-leaky devices (same structures), this increase in the current for the leaky transistor T2 can be attributed to a higher density of charges $n_i$. This manifestation on pulsed measurements ($I_{DS}-V_{DS}$, $g_m$) can be explained through the compensation of donors by dynamic charges (dynamic change of the space charge region depth in the 2DEG).

Moreover, a shift between the ohmic curves at $V_{DS0}=0V$ and $V_{DS0}=20V$ (Figure 3a and 3b) can be observed. This shift has been found to be reproducible and depends on the pulse width and on the $V_{DS0}$ quiescent voltage. This can be modeled by an intrinsic voltage generator between drain and source that increases by -0.5V when $V_{DS0}$ varies from 0V to 20V for both leaky and non leaky devices. The origin of this $V_{DS0}$-activated mechanism is not yet identified.

From Figure 4 on the relative drain lag values (expressed in %), two different trends can be sorted out at $V_{GS0}=0V$ and at $V_{GS0}=-1V$:

(a) At $V_{GS0}=0V$, more pronounced lag effects are visible in the ohmic region (low $V_{DS}$ values), whereas the difference decreases when $V_{DS}$ measurement increases. An identical relative drain lag is obtained (11%) for leaky and non-leaky devices at a measurement condition of $V_{DS0}=10V$. This former condition concerns a situation when the relative voltage variation from quiescent to measurement ($|V_{DS0}-V_{DS}|$) is the same (i.e. same difference between the quiescent condition, $V_{DS0}=0V$ and $V_{DS0}=20V$, and the measurement point at $V_{DS0}=10V$). Here are under concern traps between gate and drain, probably located at the AlGaN/GaN interface. More information can be found in [4], where gate lag effects are discussed (i.e. same mechanisms between G-S region).
At $V_{GS}=-1V$, the leaky and non-leaky devices feature the same behavior (same slope of the relative drain-lag regression versus $V_{DS}$). Thus it can be assumed that another mechanism is superimposed to the previous one. Here, the same mechanism is involved for both the leaky and non-leaky devices under the gate biasing conditions $V_{GS}=0V$, even if the lag effect is more pronounced for the leaky device (more traps activated).

4. Gate and drain low frequency noise measurements

4.1. Gate current noise spectral density

The LFN measurements on gate and drain terminals are performed at room temperature. Figure 6 shows the gate current noise spectral density ($S_{IG}$) of non-leaky (T1) and leaky (T2) transistors at $V_{GS}=-3V$, $V_{DS}=8V$ and $V_{GS}=-5V$, $V_{DS}=8V$. A difference in the noise level is noticed as T2 presents a noise level 3 decades higher than the spectra related to T1. Moreover, the spectra shape (i.e. noise sources contributing to the overall noise) differs for the two devices, revealing different conduction mechanisms for T1 and T2. While the $1/f$ noise source of the non leaky device is only masked at high frequencies (frequency $>1kHz$), the $1/f$ noise source cannot be extracted from the spectra for the leaky device: a large number of traps (GR centers) are revealed by the $S_{IG}$ spectra of T2. Thus, the power current law $S_{IG} \sim I_G^x$ does not evolve with the same $x$ index for the leaky and non leaky devices [9].

4.2. Drain current noise spectral density

Another aspect concerning the defects in the device is the study of the LFN on the drain access. Figure 7 presents the low frequency noise measurements performed on the drain current ($S_{ID}$) for T1 and T2. Both transistors feature the same $S_{ID}$ level (for the same $I_{DS}$ current): the two spectra of T1 and T2 are quasi-superimposed, in spite of a difference of less than one decade at low frequencies between 10 Hz and 100Hz due to more pronounced GR centers effect for the leaky device [9]. These GR centers (time constants between 0.01s and more than 1s) measured under isothermal conditions can be related to the defects discussed in section 3.3.

Fig. 6. Gate noise current spectral density of the AlGaN/GaN HEMTs (T1: non-leaky transistor and T2: leaky transistor) biased at $V_{GS}=-3V$ and -5V.

Fig. 7. Drain noise current spectral density of the AlGaN/GaN HEMTs (T1: non-leaky transistor and T2: leaky transistor) biased at $V_{GS}=-1.6V$ and $V_{DS}=7V$.

Fig. 8. Drain noise current spectral densities normalized versus drain current for three T1-type devices. The measurements are performed at constant $V_{GS}$ value of 7V and at $V_{GS}=-1.9$ to -1.3V with $\Delta V_{GS}=0.3V$. 
the gate Schottky diode, and specially lowering the gate leakage currents, to lower the lag effects and the noise sources (GR centers). The gate-lag effect and GR centers have been associated to the ionized donor states located on the surface [13] as well as to the trapping centers located in the barrier or in the buffer [8]. Despite the importance of the drain access and hence of the drain current, the gate leakage current is a major indicator to follow up; the results indicate that the gate technological process remains a critical issue for the qualification of competitive and reliable GaN technologies. However, at this stage of the development, the devices feature an elevated median time to failure (MTTF) at $3 \times 10^7$ (resp. at $2 \times 10^6$) hours for a junction temperature of 175°C (resp. 200°C) [13].

**Acknowledgements**

The authors would like to thank ANR for the funding ReAGaN research program.

**References**