Low Power HEVC Software Decoder for Mobile Devices

Abstract : In the context of mobile handheld devices, energy consumption is a primary concern and the process of video decoding is often among the most resource-intensive applications. Recent embedded processors are equipped with advanced features such as Dynamic Voltage Frequency Scaling (DVFS) in order to reduce their power consumption. These features can be used to perform low power video decoding when no hardware decoding support is available for a given standard. High Efficiency Video Coding (HEVC) is a recent video standard offering state-of-the-art compression rates and advanced parallel processing solutions. This paper presents strategies for the power optimization of a real-time software HEVC decoder on Neon architecture. These strategies include the exploitation of data and task-level parallelism, as well as the use of a new frequency control system to optimize the processor DVFS, based on an estimation of the decoding complexity. Extensive power measurement results, based on a multi-core ARM big.LITTLE processor, are provided and compared to state-of-the-art. These results show that the proposed open-source implementation can reach an energy consumption below 21 nJ/px for HD decoding at 2.2 Mbits/s.
Liste complète des métadonnées

Cited literature [18 references]  Display  Hide  Download

https://hal.archives-ouvertes.fr/hal-01334099
Contributor : Erwan Raffin <>
Submitted on : Monday, June 20, 2016 - 2:02:56 PM
Last modification on : Thursday, February 7, 2019 - 5:50:22 PM

File

ArticleJRTIPPreprintVersion.pd...
Files produced by the author(s)

Identifiers

Citation

Erwan Raffin, Erwan Nogues, Wassim Hamidouche, Seppo Tomperi, Maxime Pelcat, et al.. Low Power HEVC Software Decoder for Mobile Devices. Journal of Real-Time Image Processing, Springer Verlag, 2016, 12 (2), pp.495-507. ⟨10.1007/s11554-015-0512-8⟩. ⟨hal-01334099⟩

Share

Metrics

Record views

932

Files downloads

260