Hardware architecture for H.264/AVC deblocking filter algorithm - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2009

Hardware architecture for H.264/AVC deblocking filter algorithm

Résumé

This paper presents novel hardware architecture for real-time implementation of adaptive deblocking filter algorithm used in H.264/AVC baseline profile video coding standard. This hardware is designed to be used as part of a complete H.264 video coding system for video conference applications. We use a novel edge filter ordering in a Macroblock to prevent the deblocking filter hardware from unnecessarily waiting for the pixels that will be filtered become available. This architecture presents minimum latency, maximum throughput, full utilization of hardware resources and combining both pipelining and parallel processing techniques. The proposed architecture is implemented in VHDL. The VHDL code is verified to work at 150 MHz in an ALTERA Stratix II FPGA.
Fichier non déposé

Dates et versions

hal-01306401 , version 1 (23-04-2016)

Identifiants

Citer

Hassen Loukil, Ahmed Ben Atitallah, Nouri Masmoudi. Hardware architecture for H.264/AVC deblocking filter algorithm. SSD: International Multi-Conference on Systems, Signals & Devices, Mar 2009, jerba, Tunisia. ⟨10.1109/SSD.2009.4956713⟩. ⟨hal-01306401⟩
20 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More