Multithreading Parallel Bit Plane Coding - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2014

Multithreading Parallel Bit Plane Coding

Imen Mhedhbi
  • Fonction : Auteur
  • PersonId : 970829
Khalil Hachicha
  • Fonction : Auteur
  • PersonId : 970180
  • IdRef : 110125401
Patrick Garda
  • Fonction : Auteur
  • PersonId : 970182

Résumé

Bit Plane coding constitutes an important component of the Hierarchical Enumerative Coding (HENUC). This paper proposes a novel multithreaded processing paradigm for parallel bit plane coding that achieves near perfect parallel processing scalability, at least over the 4 logical processors. It is a very high speed and efficient structure that is capable of encoding all bits of the wavelet coefficient in only one scan, and largely decreases the memory requirement; Experimental results show that the architecture can encode about 5 times more than the sequential encoding for the coefficient with 8 bits and it requires %30 bits memory less than the basis solution.
Fichier non déposé

Dates et versions

hal-01206320 , version 1 (28-09-2015)

Identifiants

Citer

Imen Mhedhbi, Khalil Hachicha, Patrick Garda. Multithreading Parallel Bit Plane Coding. Conference on Design of Circuits and Integrated Circuits (DCIS), 2014, Nov 2014, Madrid, Spain. pp.1-6, ⟨10.1109/DCIS.2014.7035603⟩. ⟨hal-01206320⟩
57 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More