1-level Crossing Sampling Scheme for Low Data Rate Image Sensors - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2014

1-level Crossing Sampling Scheme for Low Data Rate Image Sensors

Résumé

A novel reading architecture for CMOS image sensor for low data rate has been investigated in this paper. The proposed architecture is designed using asynchronous logic and is intended to control and manage the flow of event-driven pixels. This architecture overcomes the standard difficulties encountered when managing simultaneous pixel requests without degrading the image sensor fill factor and resolution. Moreover, this reading architecture does not need an analog-to-digital converter and is capable of suppressing the spatial redundancies. This leads to a reduced image data flow.

Mots clés

Fichier non déposé

Dates et versions

hal-01130645 , version 1 (12-03-2015)

Identifiants

  • HAL Id : hal-01130645 , version 1

Citer

A. Darwish, Laurent Fesquet, G. Sicard. 1-level Crossing Sampling Scheme for Low Data Rate Image Sensors. 12th IEEE International New Circuits and Systems Conference (NEWCAS'14), Jun 2014, Trois-Rivières, Canada. pp.289-292. ⟨hal-01130645⟩

Collections

UGA CNRS TIMA
125 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More