A Survey Of Architectural Approaches for Managing Embedded DRAM and Non-volatile On-chip Caches - Archive ouverte HAL Accéder directement au contenu
Article Dans Une Revue IEEE Transactions on Parallel and Distributed Systems Année : 2015

A Survey Of Architectural Approaches for Managing Embedded DRAM and Non-volatile On-chip Caches

Résumé

Recent trends of CMOS scaling and increasing number of on-chip cores have led to a large increase in the size of on-chip caches. Since SRAM has low density and consumes large amount of leakage power, its use in designing on-chip caches has become more challenging. To address this issue, researchers are exploring the use of several emerging memory technologies, such as embedded DRAM, spin transfer torque RAM, resistive RAM, phase change RAM and domain wall memory. In this paper, we survey the architectural approaches proposed for designing memory systems and, specifically, caches with these emerging memory technologies. To highlight their similarities and differences, we present a classification of these technologies and architectural approaches based on their key characteristics. We also briefly summarize the challenges in using these technologies for architecting caches. We believe that this survey will help the readers gain insights into the emerging memory device technologies, and their potential use in designing future computing systems.
Fichier principal
Vignette du fichier
MittalVetterLi_2014_TPDS_eDRAM_NVM_Survey_Preprint.pdf (146.34 Ko) Télécharger le fichier
Origine : Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-01102387 , version 1 (12-01-2015)

Identifiants

Citer

Sparsh Mittal, Jeffrey S. Vetter, Dong Li. A Survey Of Architectural Approaches for Managing Embedded DRAM and Non-volatile On-chip Caches. IEEE Transactions on Parallel and Distributed Systems, 2015, pp.14. ⟨10.1109/TPDS.2014.2324563⟩. ⟨hal-01102387⟩
111 Consultations
1146 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More