Skip to Main content Skip to Navigation
Journal articles

A Survey Of Architectural Approaches for Managing Embedded DRAM and Non-volatile On-chip Caches

Abstract : Recent trends of CMOS scaling and increasing number of on-chip cores have led to a large increase in the size of on-chip caches. Since SRAM has low density and consumes large amount of leakage power, its use in designing on-chip caches has become more challenging. To address this issue, researchers are exploring the use of several emerging memory technologies, such as embedded DRAM, spin transfer torque RAM, resistive RAM, phase change RAM and domain wall memory. In this paper, we survey the architectural approaches proposed for designing memory systems and, specifically, caches with these emerging memory technologies. To highlight their similarities and differences, we present a classification of these technologies and architectural approaches based on their key characteristics. We also briefly summarize the challenges in using these technologies for architecting caches. We believe that this survey will help the readers gain insights into the emerging memory device technologies, and their potential use in designing future computing systems.
Document type :
Journal articles
Complete list of metadata

Cited literature [92 references]  Display  Hide  Download
Contributor : Sparsh Mittal <>
Submitted on : Monday, January 12, 2015 - 4:42:29 PM
Last modification on : Monday, December 10, 2018 - 11:34:08 AM
Long-term archiving on: : Monday, April 13, 2015 - 11:01:23 AM


Files produced by the author(s)



Sparsh Mittal, Jeffrey S. Vetter, Dong Li. A Survey Of Architectural Approaches for Managing Embedded DRAM and Non-volatile On-chip Caches. IEEE Transactions on Parallel and Distributed Systems, Institute of Electrical and Electronics Engineers, 2015, pp.14. ⟨10.1109/TPDS.2014.2324563⟩. ⟨hal-01102387⟩



Record views


Files downloads