# Research on VHDL in France, Italy and Switzerland D. Borrione #### ▶ To cite this version: D. Borrione. Research on VHDL in France, Italy and Switzerland. Spring VIUF Conference, Feb 1996, Santa Clara, California, United States. pp.227-237. hal-01081160 HAL Id: hal-01081160 https://hal.science/hal-01081160 Submitted on 7 Nov 2014 **HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés. ## Research on VHDL in France, Italy and Switzerland Dominique Borrione Laboratoire TIMA, Univ. Joseph Fourier, BP 53, 38041 Grenoble Cedex 9, France E-mail: Dominique.Borrione@imag.fr #### **Abstract** This presentation is an overview of the research on and around VHDL in France, Italy and French speaking Switzerland. The teams covered by this survey are well known in Europe, for their participation in the VHDL User's Groups, and for their publications. The period covered is 1991-1995, although some groups have started their VHDL activities several years before. #### 1. Introduction European research has largely contributed to the state of the art concepts in Hardware Description Languages, and their associated CAD software. Because so many HDL's had been developed in Europe, probably more than in other continents has VHDL been rapidly adopted by academic as well as industry, for its status as a standard. This paper surveys the research, primarily academic, on and around VHDL in three neighbour countries: France, Italy and the French speaking part of Switzerland. Other papers in the same session cover other countries and tongues. A questionnaire has been sent around in November and December 1995; the informations contained in this paper are largely based on the answers received, and can therefore be considered current at the time of publication. Although not exhaustive (groups with a recent VHDL involvement might have been forgotten, and some questionnaires did not come back), this survey should give the reader an idea about the variety and the vitality of VHDL-based activities in the geographical area covered. The paper is organized as follows: first a table gives a global view on the research groups, their topic areas and their main achievements in direct relation to VHDL. As a matter of fact, the main scientific contribution of some groups is independent of VHDL, in which case only their VHDL-related results are listed in the table. Then the overall theoretical and practical achievements of each group are analyzed in more detail, and a contact person and list of references is provided. Countries are presented in alphabetical order. In each country, research laboratories in the same city are next to each other. Otherwise, the order in which the institutions are listed in each country is irrelevant. #### 2. IRISA, Rennes, France [1-6] The EPATR (in English: Programming Environment for Real-Time Applications) research group is large of about 20 persons, and headed by Paul Le Guernic (e-mail: Paul.LeGuernic@irisa.fr). Their primary interest is the development of a complete set of tools for the development of real-time systems, including specification, simulation, formal verification and code generation. An important aspect in their current research activities is hardware/software codesign. They are famous for the definition of the SIGNAL synchronous design language for the specification of real-time applications. In this context, their interest in VHDL, which started in 1992, aims primarily at linking to hardware development (simulation and synthesis) tools and secondly at formally verifying hardware descriptions using SIGNAL. With respect to VHDL, the following results have been obtained: Visiting scientist at University of California, Berkeley, EECS Dept., until August 1996 | Affiliation | Research Area | Achievements | Still active | |-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------| | | | | in VHDL | | IRISA, Rennes<br>France | High level synthesis Formal semantics for VHDL | Prototype Signal to VHDL<br>Translator | Yes | | TIMA, Grenoble<br>France | High level synthesis | AMICAL High-level synthesis tool (distributed) | Yes | | ARTEMIS, Grenoble<br>in coop. with Univ. de<br>Provence, Marseille,<br>France | Formal semantics for VHDL<br>(denotational, FSM,LTS)<br>Formal verification from VHDL | PREVAIL formal verification environment (distributed) | Yes | | MASI, Univ. Paris 6<br>France | High level synthesis Formal semantics for VHDL (Petri Nets) Formal verification from VHDL | ALLIANCE CAD system (distributed) Prototype Model Checker | Yes | | Univ. Evry, France | Formal semantics for VHDL<br>Object-oriented extension | SDEV: Syntactic Driven<br>Editor for VHDL<br>(distributed) | Yes | | CERT, Toulouse<br>France | High level synthesis Formal semantics for VHDL | L2V: Lustre to VHDL<br>Translator (available) | No | | LAAS, Toulouse, France | Fault injection, Fault simulation | MEFISTO: Fault injection and simulation | Yes | | Phase Lab.<br>Univ. Strasbourg<br>France | Distributed Simulation of VHDL and VHDL-A on a network of workstations | Prototype under development | Yes | | Politecnico di Milano,<br>Italy | Logic and high level synthesis<br>Test and testability | Prototype for testability analysis and test pattern generation | Yes | | Univ. La Sapienza, Roma,<br>in coop. with Univ. di<br>Firenze, Italy | Formal semantics for VHDL<br>(Process algebra)<br>Formal verification | Theoretical results | Yes<br>in Firenze | | Politecnico di Torino<br>Italy in coop. with<br>EDF-research, France | High level specification (VOVHDL) Formal semantics (LTS) Formal verification | VOVHDL to ASA+<br>translator | Yes | | Ecole Polytechnique<br>Fédérale de Lausanne,<br>Switzerland | Analog VHDL | Involvement in A-VHDL WG | Yes | #### Table: Research Groups reviewed, and their VHDL-related achievements - 1) Definition of a framework for the formal verification of VHDL descriptions using the SIGNAL language [1-3], based on the semantic definition of a VHDL subset in SIGNAL, the construction of an interface between SIGNAL and VHDL, and the embedding of the VHDL simulation model under SIGNAL. - 2) Development of a prototype code generator from SIGNAL (with restrictions) to VHDL, in order to use resulting VHDL models as input to synthesis tools; possible target architectures have been defined, and hybrid (synchronous/asynchronous) circuit descriptions are accepted [4-6]. This tool is still experimental and thus not available in the current distribution of the SIGNAL environment. Present research activities are strongly involved with VHDL, and include: extending the mapping of SIGNAL to VHDL to be able to translate all SIGNAL programs into VHDL, improving the quality of the VHDL code generated, the generation of structural VHDL from a SIGNAL graphical description, and the generation of VHDL models for the hardware partition of a hybrid systems as well as the interface between the software and hardware of the system. # 3. TIM-A Laboratory, I.N.P.G. and U.J.F., Grenoble, France [7-14] The "System Level Synthesis" research group of TIMA gathers fifteen persons under the direction of Ahmed Jerraya. They started their research on High Level Synthesis from VHDL in 1990, and more recently got involved into C-VHDL co-simulation methods and tools. The group is well known for the development of the AMICAL system[7-12], a High Level Synthesis tool with design re-use, that takes behavioral VHDL descriptions, and produces a RTL level synthesized system, according to user defined parameters. The user interface has received particular attention, with simultaneous display of a graphic and a VHDL representation of the resulting system, that the designer may interactively modify to explore the design space. The AMICAL system is well documented, largely distributed, and available by anonymous ftp. Another prototype, called VCI, is also under development. VCI generates an interface for co-simulation of VHDL and C models. The tool is not yet available. The group current research areas are Design Re-use within Behavioral Synthesis[14], and C-VHDL Co-simulation [13]. More informations may be obtained by e-mail: Ahmed-Amine Jerraya@imag.fr. ## 4. ARTEMIS Laboratory, I.N.P.G. and U.J.F., Grenoble, France [15-28] The "Modeling and Verification of Digital Systems" research group headed by Dominique Borrione gathers eight persons, PhD's included. Due to the restructuring of the Computer Science research laboratories in Grenoble, this group has joined the TIM-A Laboratory in January 1996. The senior researchers of this group have worked in the field of CAD of digital and electronic circuits for over 20 years, and have a long experience in the design of Computer Hardware Description Languages (CHDL's), simulators, and integration of various CAD tools. They have been involved in VHDL standardization from its start, and in several VHDL working groups (Analog Extension, Synthesis WG, Shared Variable WG). The main research areas are: HDL design, Formal Semantics, Formal Verification, Mixed-Mode Simulation. Most of the research has been performed in close cooperation with several European academic teams, within the ESPRIT CHARME project, and with various French industrial partners, notably through French national projects, and the JESSI AC3 project. The main theoretical and practical results obtained are: - 1) The formal definition of a synchronous VHDL subset, called P-VHDL, in terms of finite state machines (FSM's). A symbolic model checker SMOCK has been developed for P-VHDL, where the properties to be checked are expressed in a branching time temporal logic that extends CTL to include also modalities looking to the past[19-21]. - 2) A denotational semantic definition for P-VHDL [17, 24, 25]. - 3) Proposals for the Analog extension of VHDL, and the implementation of a mixed mode simulation kernel, in cooperation with CNET and Anacad [22, 23]. - 4) The elaboration of a semantic model in terms of labelled transition systems, for the inter-process communications and synchronizations in VOVHDL and in VHDL'93, in cooperation with EDF Research (Les Renardières, France) and Politecnico di Torino (Italy)[15, ]. - 5) The formal validation of a significant portion of the recently approved Numeric\_Bit and Numeric\_Std standard synthesis packages, using the Boyer-Moore NQTHM theorem prover (distributed by CLI, Texas, USA) [18]. - 6) The development of the PREVAIL<sup>TM</sup> proof environment prototype[27, 28]. This system is built around a kernel internal Proof-oriented Intermediat Form (PIF), and an interactive user-interface. Translators have been written from P-VHDL to PIF, and from PIF to the input of various tools: the FSM equivalence checker LOVERT of Frankfurt University (Germany), SMOCK, and the group's new prototype diagnostic and automatic correction software for combinational and sequential circuits. PREVAIL is available, distributed to partner Universities, and minimal on-line documentation exists. E-mail contact: Hakim.Bouamama@imag.fr or Dominique.Borrione@imag.fr Current research works include: - the development of a library of functions and theorems that model VHDL primitives in the logic of Boyer-Moore, and of an automatic translator from PIF to the NQTHM input language; - the extension of P-VHDL with some of the new primitive concepts added in VHDL'93. #### 5. Université de Provence, Marseille, France [27-32] The "Formal Verification" group of Marseille Computer Science Laboratory gathers seven persons on the theme of formal verification of high level systems description, with an emphasis on the use of general purpose theorem provers (based on first as well as higher-level logic). Among them, two persons are directly working on formal semantics for VHDL and formal verification from VHDL descriptions since 1990, in cooperation with other European academic teams, within the ESPRIT CHARME project and French national projects; and recently a study was started on the evaluation of VHDL for the specification of distributed architectures and reactive systems. The following achievements are related to VHDL: - 1) the development of proofs for various types of VHDL generic descriptions, using the NQTHM theorem prover of Boyer and Moore: structural synchronous sequential circuits, parallel multipliers, behavioral descriptions with functions and processes [29, 30]. - 2) participation to the development of the PREVAIL system, notably concerning the translation from VHDL to NQTHM, in cooperation with ARTEMIS [27, 28]. In relation with VHDL, current topics of investigation are: - the definition of a functional semantics for VHDL in the logic of Boyer and Moore - a comparative study of VHDL with more formal languages such as LOTOS or UNITY, for the specification of distributed architectures and of reactive systems[31, 32]. ## 6. Paris 6 University, France [33-39] Laboratoire MASI at Université Pierre et Marie Curie (Paris 6) has a long standing experience in the development of CAD tools that are widely distributed among French universities for teaching and research purposes. Two teams have a strong VHDL involvement, and are reviewed in this paper. **6.1** The "Computer Architecture" research group, headed by Alain Greiner (e-mail: Alain.Greiner@masi.ibp.fr) started working with VHDL in 1989. Their primary interest is the development of CAD for VLSI and integrated systems, from RTL specifications down to the silicon. They have defined a small subset of VHDL for simulation, logic and finite state machine synthesis, and formal proof. This subset includes only the parallel statements of VHDL: data-flow style and structural netlist description. The group has developped the ALLIANCE system [33-35], which is a complete CAD system for the specification, design and validation of VLSI circuits described in the VHDL subset. ALLIANCE includes the following tools: - ASIMUT: RTL VHDL simulation tool - LOGIC: Boolean optimizer and logic synthesis (mapping) tool - PROOF: Formal prover of combinatorial logic (the registers must be identical in both descriptions to be proved identical) - ALLIGATOR: Logic synthesis for Xilinx FPGAs - DESB: Gate level extractor that generates VHDL equations from a netlist of transistors ALLIANCE is largely distributed in French and European Universities, and routinely used in teaching. Its documentation includes a user manual, tutorials and theses. It is available by ftp at: //ftp.ibp/softs/masi/alliance Current research in relation with VHDL includes power estimation and formal proof of sequential circuits. The present VHDL subset is also being extended to sequential statements to make it roughly Synopsys compatible. - 6.2 The research group titled "Numeric algorithms and parallelism", headed by Michel Minoux (e-mail: Michel.Minoux@masi.ibp.fr), is concentrating on Formal Semantics for VHDL and Formal verification from VHDL since the end of 1992. They have defined a formal semantics of a subset of VHDL in terms of Petri Nets, and developed two prototype tools: - 1) VPN (VHDL towards Petri Net) performs the construction of a symbolic representation of VHDL behaviors in terms of Petri Nets[36, 38], on which - 2) VMC (VHDL Model Checker) [37] applies symbolic state space traversal algorithms to verify CTL properties of VHDL programs. The tool has been demonstrated, but is not available, and is currently being extended to cover a larger VHDL subset. Present research areas include the automatic verification of the equivalence of two VHDL models and synthesis of VHDL behavioral descriptions[39]. ## 7. University of Evry, France [40-42] The research group "Specifications of Architectures" of Laboratoire Mathematiques/Informatique at Université d'Evry Val d'Essonne is headed by Michel Israel; it gathers three academics and five PhD's. Their work on VHDL started in 1989, and is still going on. The main topic interests are: High Level Synthesis, Object Oriented extensions to VHDL, Formal Semantics for VHDL, Formal Verification from VHDL, Test and Reliability. The group has been involved in the VHDL'93 standardization, and in the OOVHDL WG chaired by Doug DUNLOP. They have developed SDEV [40-42]: A Syntactic Driven Editor for VHDL, which allows the user to tailor his own VHDL subset and check if VHDL programs are syntactically correct, based upon Synopsys subset or other VHDL subsets. The software is available and already distributed; documentation is not yet written. The contact person is Ms Judith Benzakki, e-mail: benzakki@lami.univ-evry.fr. Current work focuses on: - extensions (Object Oriented) of VHDL to add more abstraction for reuse in High Level Synthesis - VHDL semantics using the formalism called ETOILE (algebraic specifications) ## 8. Centre d'Etudes et de Recherches de Toulouse, France A small group at CERT participated in the "ASAR" project, in cooperation with the above mentioned team from Evry. Their involvement with VHDL started in 1991, and concerned mainly High level synthesis and Formal Semantics for VHDL. This group is no longer active on VHDL. Within the "ASAR" project, they developed the "L2V" prototype translator from LUSTRE (a stream-based synchronous language) to VHDL. L2V is written in CAML 6.0, and is available upon request. Documentation is in French. The contact person is Michel Lemaitre, e-mail: Michel.Lemaitre@cert.fr. # 9. Laboratoire d'Automatique et d'Analyse de Systèmes, Toulouse, France [43-48] The "Dependable Computing and Fault Tolerance" research group headed by Jean-Claude Laprie at LAAS is composed of 10 permanent researchers and 11 PhD students. Within that group, three persons are working on VHDL models. In order to validate fault tolerance mechanisms early in the design of fault tolerant systems, they are focusing on the application of fault injection in simulation models so that their validation can be readily integrated in the development process. Activities on fault injection in VHDL models started in 1991, and have been performed partly in cooperation with Chalmers University (Goteborg, Sweden) in the framework of the "Predictably Dependable Computing Systems" ESPRIT project. Current topics of interest include fault models, reliability, and extensions to VHDL to ease the application of fault injection in VHDL models[44]. The main VHDL-related achievement of this group is the prototype tool called MEFISTO (Multi-level Error/Fault Injection Simulation TOol) that supports the application of two fault injection mechanisms specifically defined for VHDL models[43-47]: - 1) insertion of generic constructs (called "saboteurs") into the VHDL code to inject faults at the level of signals, - 2) carry out "mutations" of the VHDL code. The software has been demonstrated at international meetings, but is not yet available. The contact person is Jean Arlat, e-mail: arlat@laas.fr. Current research focuses on guiding the derivation of test patterns to specify fault injection experiments aimed at testing fault tolerance mechanisms modeled by means of a simulation language, VHDL being the major target language. ## 10. Strasbourg University, France [49] The AMCAD (Advanced Methods for CAD) group at PHASE (Physics and Application of Semiconductors) Laboratory is composed of two academics and eight students. Their involvement on VHDL started in 1991, with actual implementation work since 1994, in cooperation with LIS in Sevenans and MASI in Paris. Their primary research area is Distributed Simulation of VHDL and its Analog extension on a network of workstations. The Web page for the group is http://www.sneezy.u-strasbg.fr:80/~yann/macao.html They have developed an algorithm to extract the parallelism in VHDL models, which performs on-the-fly computation during a sequential simulation. A distributed VHDL simulator is being implemented, and should be available by the end of 1996. The tools is decomposed into the following modules: - VSEQ: reference sequential simulator - VMAC: macroparallelization (communicating sequential simulators, built on an extension of the SPEEDES algorithm) - VMIC: microparallelization (where one or more VHDL process is implemented by one UNIX process) - F\_SAV: environment that integrates the various modules, for parameter fixing and results analysis. Current research aims at developping a distributed simulator for the Analog extension of VHDL, with particular focus on the placement and synchronization problems. In addition, the group manages a VHDL archive of testbenches which can be accessed by anonymous ftp at: erm1.u-strasbg.fr. ## 11. Politecnico di Milano, Milano, Italy [50-58] Within the "Hardware Architectures" group of the Electrical Engineering and Information Science Department, a research team of eight academics plus students forms the "Design Methodologies" group. They started working with VHDL in 1991, and their primary interest areas are Logic Synthesis, High Level Synthesis, Test and Testability, and Fault models. Among the main achievements of this group, we can mention: - 1) Definition of a methodology for synthesis, for testability and test pattern generation of FSM based circuits, starting from RTL-level VHDL [50-52]. Software has been developed for test generation and testability analysis starting from a RTL VHDL description. - 2) Definition of a methodology for the logic synthesis of self-checking control dominated circuits, starting from RTL-level synthesizable VHDL[55-57]. Testable macrocells have been written in VHDL, in particular BIST memories. - 3) Development of a prototype testability analyzer and improver at RTL level, for different classes of circuits described in VHDL. - 4) Methodology for hw/sw co-design of control dominated systems, based on VHDL for the hardware synthesis and for co-simulation [53, 54]. Prototype software for testability analysis and test pattern generation on a behavioral VHDL description, before high-level synthesis, is currently under development. A co-design environment for control dominated systems is also being written, including tools for self-checking synthesis and checker generation for Finite State Machines. Most of the software developments are done jointly with Italtel, in the framework of Esprit projects PATRICIA and REQUEST, and are therefore not freely available outside. More information can be obtained from Donatella Sciuto (e-mail: sciuto@elet.polimi.it). ### 12. Università "La Sapienza", Rome, Italy [59] The "Formal Methods for Systems Development" group headed by Rocco de Nicola gathers five researchers. Their area of interest is in the development of formal methods and verification tools. In cooperation with IEI-CNR at Pisa (Italy), they developed the system JACK (Just Another Concurrency Kit), which gathers a behavioral equivalence checker, a model checher, and a tool for the graphical presentation for semantic descriptions based on labelled transition systems. The tool is documented, distributed, and available by ftp from: repl.iei.pi.cnr.it or http://repl.iei.pi.cnr.it. Within that framework, the activity on VHDL started in 1994. One researcher defined a clean semantics based on process algebras for a reasonable subset of VHDL, and established formal properties on language features [59]. The work has been interrupted in Roma due to the departure of the key team members during the fall. However, the work will be continued in Firenze, and will involve experiments using the VHDL semantics within the JACK system, in order to prove systems properties. ### 13. Politecnico di Torino, Italy [60-68] The Dipartimento di Automatica e Informatica of Politecnico di Torino has been very active in CAD for VLSI circuits for over twenty years. The current CAD group in this Department gathers eight persons under the direction of Paolo Prinetto. Their topics of interest related to VHDL are Extensions for High-level Specifications, Formal verification from VHDL, Test and Reliabilty. Work on VHDL started in 1991, and the following results were achieved: 1) The definition of VOVHDL, an over-language to specify inter-process communications and synchronizations [60, 63]; the semantics of VOVHDL are defined in terms of a process algebra [15, 67]. VOVHDL is also simulatable, through the use of a translator from VOVHDL to VHDL. - 2) The implementation of a translator from VOVHDL to the industrial Process Algebra verification tool ASA+ [64, 65], which is not publicly available since it was developed under contract from EDF and it requires the availability of COMPASS' VTIP and VERILOG's ASA+ - 3) The development of a home-made, BDD-based, Process-Algebra manipulation tool called SEVERO, which is a general tool based on the Circal algebra, and not a VHDL-specific tool [60-62, 68]. This sotware is available by ftp://ftp.polito.it/pub/people/panta. More information can be obtained by e-mail from: Fulvio Corno <corno@cclix1.polito.it> or Paolo Prinetto cprinetto@polito.it>. #### Current research focuses on the following topics: - Developing Design for Testability rules at the RT level, that take into account the effect of synthesis (e.g., how to direct your favourite synthesis tool to generate easily testable circuits) - Analyzing testability of circuits at the system level (i.e., before scheduling and allocation), in order to evaluate the percentage of partial scan very early in the design process, and possibly propose modifications to the circuit - Fault simulation of VHDL behavioral descriptions - Dependability analysis through software fault injection via VHDL simulation. ## 14. Ecole Polytechnique Federale de Lausanne, Lausanne, Switzerland [69-70] In the Integrated Systems Center of EPFL, large of 20 persons, a group around Alain Vachoux (e-mail: alain.vachoux@leg.de.epfl.ch) started working on VHDL in 1992. Their interest lies in the Analog extensions to VHDL, their primary objective being to contribute develop a new IEEE standard based on VHDL for the description and the simulation of analog and mixed analog-digital systems. They participate very actively in the IEEE 1076.1 Working Group, Alain Vachoux being vice-chair of this group. They also presented several talks and tutorials during European and US conferences and during industrial seminars to promote the VHDL-A development [69,70]. No software development is currently under way. ### Acknowlegements The author wishes to thank all the persons who kindly answered the questionnaire she sent to them, and provided all the informations and references that made possible the writing of this overview. #### References - [1] M. Belhadj: "Conception d' Architectures en utilisant SIGNAL et VHDL", PhD Thesis, Universite de Rennes 1, Dec. 1994 (in French) - [2] M. Belhadj: "VHDL and SIGNAL: A Cooperative Approach", International Conference on Simulation and Hardware Description Languages, pp. 76-81, Jan. 1994 - [3] M. Belhadj, R. McConnell, P. Le Guernic: "A Framework for Macro- and Micro-time to model VHDL attributes", Proc. EDAC'93, Paris, Feb.1993 - [4] M. Belhadj: "Using VHDL for Link to Synthesis Tools", North Atlantic Test Workshop, Jun. 1994 - [5] K. Wolinski, M. Belhadj: "High Level Synthesis of Globally Asynchronous Locally Synchronous Circuits", IRISA Research Report No 2039, Jan. 1994 - [6] K. Wolinski, M. Belhadj: "Vers la synthese automatique de programmes SIGNAL", IRISA Research Report No 746, July 1993 - [7] I. Park: "AMICAL: un assistant pour la synthèse et l'exploration architecturale des circuits de commande", PhD thesis, INPG, 1992. - [8] A. Jerraya, I. Park, K. O'Brien: "AMICAL: an Interactive High Level Synthesis Environment", Proc. EDAC'93, Paris, Feb. 1993, pp. 58-62 - [9] K. O'Brien, M. Rahmouni, A. Jerraya: "DLS a Scheduling Algorithm for High Level Synthesis in VHDL", Proc. EDAC'93, Paris, Feb. 1993, pp. 393-397 [10] P. Kission, E. Closse, L. Bergher, A. Jerraya: "Industrial Experimentation of High Level Synthesis", Proc. EuroDAC/EuroVHDL'93, Hamburg, Germany, Sept. 20-24, 1993, pp. 506-511. [11] T. Ben Ismail, K. O'Brien, A. Jerraya: "Interactive System-level Partitioning with PARTIF", Proc. EDAC/EDTC'94, Paris, Feb. 1994, pp. 464-468 [12] P. Kission, H. Ding, A. Jerraya: "Structured Design Methodology for High-Level Design", Proc. 31st Design Automation Conf., San Diego, CA, June 6-10 1994, pp. 466-471. [13] C. Valderrama, A. Changeul, P. Raghavan, M. Abid, T. Ben Ismail, A. Jerraya: "A Unified Model for Cosimulation and Co-synthesis of Mixed Hardware-Software Systems", Proc. ED&TC'95, Paris, March 6-9, 1995, pp. 180-184. [14] P. Kission, H. Ding, A. Jerraya: "VHDL Based Design Methodology for Hierarchy and Component Re-Use", Proc. EuroDAC/EuroVHDL'95, Brighton, GB, Sept. 18-22, 1995, pp. 470-475 [15] C. Bayol: "Une Approche Structurelle et Comportementale de Modélisation pour la Vérification de Composants VLSI", Doctorat de l'Université Joseph Fourier, Dec. 1995 (in French). [16] D. Borrione, R. Piloty: "CONLAN: a short review and critical comparison with VHDL", IEEE Design and test magazine, Vol. 9 n° 3, Sept. 1992. [17] D. Borrione, A. Salem: "Denotational semantics of a synchronous VHDL subset", Formal Methods in System Design, Vol 7, N° 1-2, Kluwer Academic Publishers, Aug. 1995. [18] D. Borrione, H. Bouamama, R. Suescun: "Validation of the Numeric\_Bit package using the NQTHM theorem prover", Proc. IEEE, IFIP W10.5 Third Asian Pacific Conference on Hardware Description Languages, Bangalore, India, 8-11 Jan. 1996 [19] D. Deharbe: "Model checking on finite state machines: extensions and applications to VHDL designs". Proc. IEEE, IFIP W10.2. First Asian Pacific Conference on Hardware Description Languages. Australia, 6-8 Dec. 1993. [20] D. Deharbe, D. Borrione: "Symbolic Model Checking with Past and Future Temporal Modalities: Fundamentals and Algorithms", Current Issues in Electronic Modeling, Vol 1 on Model Generation in Electronic Design, Kluwer, March 1995. [21] D. Deharbe, D. Borrione: Semantics of a verification. Oriented subset of VHDL. Proc. Advanced Research Working Conference on Correct Hardware Design and Verification Methods, CHARME'95, Frankfurt, Germany, Springer Verlag LNCS #987, 2-4 Oct. 1995. [22] D. Rodriguez: Analog-VHDL: As an application, a real example. Proc. CHDL'93, Ottawa, Canada. 26-28 avril 1993. [23] D. Rodriguez: "Description et simulation mixte Analogique-numérique : analyse de VHDL-analogique, Réalisation d'un simulateur mixte". Doctorat de l'Université Joseph Fourier, Laboratoire ARTEMIS, 15 Feb.1994 (in French). [24] A. Salem: "Vérification formelle de circuits digitaux décrits en VHDL". Doctorat de l'Université Joseph Fourier, Laboratoire ARTEMIS, 2 Oct. 1992 (in French). [25] A. Salem, D. Borrione: "Formal Semantics of VHDL Timing Constructs.", in VHDL for Simulation, Synthesis and Formal Proofs of Hardware, J. Mermet Ed., Kluwer Academic Publishers, 1992, pp 195-206. [26] D.Borrione, L.Pierre, A.Salem: "Formal Verification of VHDL Descriptions in Boyer-Moore: First Results". In "VHDL for simulation, synthesis and formal proofs", J.Mermet ed., Kluwer Academic Pub., 1992. [27] D.Borrione, L.Pierre, A.Salem: "Formal Verification of VHDL Descriptions in the PREVAIL Environment". IEEE Design&Test Magazine, Vol.9, N° 2, June 1992. [28] D.Borrione, H.Eveking, L.Pierre: "Formal Proofs from VHDL Descriptions". In "Fundamentals and Standards in Hardware Description Languages", J.Mermet ed., NATO ASI Series, Kluwer Academic Pub., 1993. [29] L.Pierre: "VHDL Description and Formal Verification of Systolic Multipliers". In "Computer Hardware Description Languages and their Applications", D.Agnew & L.Claesen ed., North Holland, 1993 (Proc. CHDL'93, Ottawa). [30] F.Nicoli, L.Pierre: "Formal Verification of behavioural VHDL specifications: a case study". Proc. Int. Conference EURO-DAC with EURO-VHDL'94. Grenoble, Sept. 1994. [31] L.Pierre: "A Comparative Evaluation of Different Formalisms for Specifying a Reactive System". Research Report number LIM-1995-137, Laboratoire d'Informatique de Marseille, December 1995. [32] L.Pierre: "Formal Specification of a Reactive System: an Exercise in VHDL, LOTOS and UNITY". To appear in Proc. ED&TC'96 (Poster). [33] A. Greiner, M. Laurentin and R. Marbot: "DESB, a Functional Abstractor for CMOS VLSI Circuits", Proc. Euro-DAC'92, Sept. 1992, pp 5-10. [34] L. Burgun, N. Dictus, A. Greiner, E. Prado Lopes, C. Sarwary: "Multilevel Logic Optimization of Very High Complexity Circuits", Proc. Euro-DAC'94, Sept.94, pp 14-19. [35] E. Prado Lopes, C. Sarwary, L. Burgun, N. Dictus: "A Unified Approach for FSM Synthesis on FPGA Architectures", Proc. Euromicro'94, Sept. 94, pp 660-668. [36] E. Encrenaz, J-M. Couvreur, R.K. Bawa: "Validation of VHDL systems based on Petri Net Modeling", Workshop on Design Methodologies for Microelectronics and Signal processing, Cracow, Poland, Oct 1993 - [37] E. Encrenaz: "A Symbolic Relation for a subset of VHDL'87 Descriptions and its application to Symbolic Model Checking", IFIP WG 10.5 Advanced Research Working Conference on Correct Hardware Design and Verification Methods (CHARME 95), Frankfurt, Germany, Springer Verlag LNCS #987, Oct 1995. - [38] E. Encrenaz: "Une methode de verification de propriétés de programmes VHDL basée sur des modèles formels de reseaux de Petri", Doctorat de l'Universite Paris VI, specialite informatique, Dec 1995 (in French) - [39] A. Evans, E. Encrenaz, R.K. Bawa, L. Jacomme: "An Approach to the Synthesis of VHDL Concurrent Processes as a FSM", IFIP 10.5 Workshop on Logic and Architecture Synthesis, Grenoble, France, Dec 1995 - [40] J. Benzakki, T. Bouguerba, M. Israel, L. Rideau: "VHDL subsets in the SDEV environment: a case study: the Synopsys subset", VIUF'95, Boston (USA), Octobre 1995 - [41] J. Benzakki, T. Bouguerba, M. Israel, L. Rideau: "SDEV: A front end tool for Synthesis developments", VIUF'95, San DIEGO (USA), April 1995 - [42] J.Benzakki, M.Israel, M. Francois: "SDEV: A Syntactic Driven Editor for VHDL in High Level Synthesis", VHDL-Forum'94, Tremezzo, Italy, April 1994 - [43] E. Jenn and J. Arlat, "Implementation of Fault Injection in VHDL", LAAS Report no. 92-266, LAAS-CNRS, 1992. (In French) - [44] E. Jenn, J. Arlat and Y. Crouzet, "Fault Injection into VHDL Models for the Validation of Fault-Tolerant Systems", LAAS Report no. 93-030, LAAS-CNRS, 1993. - [45] M. Rimen, J. Ohlsson, J. Karlsson, E. Jenn and J. Arlat, "Design Guidelines of a VHDL-based Simulation Tool for the Validation of Fault Tolerance", in Proc. 1st Open Workshop ESPRIT Basic Research Project 6362: PDCS-2, Toulouse, France, 1993, pp. 461-483 (LAAS-CNRS). - [46] E. Jenn, J. Arlat, M. Rimen, J. Ohlsson and J. Karlsson, "Fault Injection into VHDL Models: The MEFISTO Tool", in Proc. 24th Int. Symp. on Fault-Tolerant Computing (FTCS-24), Austin, TX, USA, 1994, pp. 66-75 (IEEE Computer Society Press). Also in "Predictably Dependable Computing Systems", (B. Randell, J.-C. Laprie, H. Kopetz and B. Littlewood, Eds.), pp. 329-346, Berlin, Germany: Springer-Verlag, 1995. [47] E. Jenn, On the Validation of Fault-Tolerant Systems: Fault Injection in VHDL Simulation Models, Doctoral Dissertation, INP, Toulouse, France, 1994. (In French) - [48] J. Boue, J. Arlat and Y. Crouzet, "On the Removal of Fault Tolerance Deficiency Faults", in Proc. 4th IEEE Workshop on Evaluation Techniques for Dependable Systems, San Antonio, TX, USA, Oct. 1995. - [49] N.Bendjemaa, Y.Hervé: "Hierarchy, potential concurrency and distributed simulation of VHDL models". HPCC'94 in 27th SCS'94, La Jolla San Diego, California, april 11-13, 1994. - [50] M. Bombana, G. Buonanno, P. Cavalloro, F. Ferrandi, D. Sciuto, G. Zaza: "ALADIN: A Multi-Level Testability Analyzer for VLSI System design", IEEE Transactions on VLSI Systems, vol.2, n. 2, June 1994, pp. 157-171. - [51] C. Bolchini, M. Bombana, G. Buonanno, P. Cavalloro, F. Ferrandi, D. Sciuto: "A Wafer Level Testability Approach Based on an Improved Scan Insertion Technique", IEEE Transactions on Components, Packaging and Manufacturing Technology, vol.18, n.3, Aug. 1995, pp. 438-447. - [52] A. Balboni, M.Mastretti, P.Cavalloro, A.Bonomo, E. Paschetta, G. Buonanno, D. Sciuto: "A Set of Tools for VHDL Code Quality Evaluation", VHDL Forum for CAD in Europe, Tremezzo, Italia, pp. 67-78, April 1994. - [53] S. Antoniazzi, A. Balboni, W. Fornaciari, D. Sciuto: "The Role of VHDL within the TOSCA Hardware/Software Codesign Framework", Proc. EURO-DAC/EURO-VHDL 94, IEEE/ACM, Grenoble, France, Sept. 1994, pp.612-617. - [54] S. Antoniazzi, A. Balboni, W. Fornaciari, D. Sciuto: "HW/SW Codesign for Embedded Telecom Systems", Proc. ICCD'94, IEEE, Cambridge, MA, USA, Oct. 94, pp. 278-281. - [55] F. Fummi, D. Sciuto, M. Serra: "Sequential Logic Minimization Based on Functional Testability", Proc. European Design and Test Conference, Paris, France, March 1995, pp. 207-211. - [56] F. Fummi, D. Sciuto, U. Rovati: "Testable Synthesis of Highly Complex Control Devices", Proc. EURO-DAC/EURO-VHDL'95, IEEE/ACM, Brighton, U.K., Sept. 1995, pp. 117-122. [57] F. Fummi, D. Sciuto, M. Serra: "Synthesis for Testability of Large Complexity Controllers", Proc. ICCD '95, IEEE, Austin, TX, USA, Oct. 1995, pp. 180-185. [58] C. Bolchini, R. Montandon, F. Salice, D. Sciuto: "A State Encoding for Self-checking Finite State Machines", Proc. IEEE VLSI'95, Kiba, Japan, Aug. 1995, pp. 711-716. [59] K. Goossens: "An operational Semantics for VHDL", Proc. Advanced Research Working Conference on Correct Hardware Design and Verification Methods, CHARME'95, Frankfurt, Germany, Springer Verlag LNCS #987, 2-4 Oct. 1995. - [60] P. Camurati, F. Corno, P. Prinetto: "A Methodology for System-Level Design for Verifiability", Proc. CHARME'93: Advanced Research Workshop on Correct Hardware Design Methodologies, Arles (France), May 1991, Springer Verlag LNCS n. 683, pp. 80-91 - [61] P. Camurati, F. Corno, P. Prinetto: "Exploiting Symbolic Traversal Techniques for Efficient Process Algebra Manipulation", Proc. CHDL'93, Ottawa, Canada, pp.21-34. - [62] P. Camurati, F. Corno, P. Prinetto: "An efficient tool for system-level verification of behaviors and temporal properties", Proc. EuroDAC/EuroVHDL'93, Hamburg(D), Sept. 93, pp. 124-129. - [63] P. Camurati, F. Corno, P. Prinetto, C. Bayol, B. Soulas: "VOVHDL: a Verification-Oriented dialect of VHDL3, VFE'93: VHDL-Forum for CAD in Europe, Hamburg (D), September 1993, pp. 37-47 - [64] P. Camurati, F. Corno, P. Prinetto, C. Bayol, B. Soulas: "A verifiable design methodology at systemlevel", ICVC'93: IEEE 3rd Intern. Conf. on VLSI and CAD, Taejon, Korea, Nov. 1993, pp. 364-367 - [65] P. Camurati, F. Corno, P. Prinetto, C. Bayol, B. Soulas: "System-Level Modeling and Verification: a Comprehensive Design Methodology", Proc. ED&TC'94, Paris, Feb. 1994, pp. 636-640 [66] P. Camurati, F. Corno, M. Meo, P. Prinetto: "A new Functional Fault Model for System-Level - Descriptions", VTS'94: 12th IEEE VLSI Test Symposium, Cherry Hill NJ, Apr. 1994, pp. 214-219 - [67] C. Bayol, B. Soulas, F. Corno, P. Prinetto, D. Borrione: "A Process Algebra Interpretation of a Verification Oriented Overlanguage of VHDL", Proc. EuroDAC/EuroVHDL'94, Grenoble (F), Sept.1994, pp. 506-511 - [68] F. Corno, M. Cusinato, M. Ferrero, P. Prinetto: "Proving Testing Preorders for Process Algebra Descriptions", Proc. ED&TC'95, Paris, March 1995, pp. 333-337 - [69] C.-J.R Shi, A. Vachoux: "VHDL-A Design Objectives and Rationale", in Current Issues in Electronic Modeling, Issue #2, J.-M. Berge et al. ed, Kluwer Academic Publishers, pp. 1-30, 1995. - [70] A. Vachoux, J.-M. Berge, "VHDL-A: Analog and Mixed-Mode Extensions to VHDL", Proc. EuroSim'95, pp. 475-480, Vienna, September 1995.