3D IC Implementation for MPSOC Architectures: Mesh and Butterfly Based NoC - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2012

3D IC Implementation for MPSOC Architectures: Mesh and Butterfly Based NoC

Résumé

In the CMOS technologies below 65 nm the wire delay dominates the gate delay. 3D IC design is one solution to deal with this problem. We propose in this work to implement two different MPSOC architectures based on Mesh and Butterfly NoC topologies. We use the 3D IC technology from the Tezzaron Company. Thanks to its symmetry, the mesh based NoC architecture is easier to implement compared to the other one based on the Butterfly NoC. In fact with this one, we have to deal with additional problems like mapping and partitioning. With its long links, the Butterfly architecture is a better example than the mesh topology to prove the efficiency of 3D design.
Fichier non déposé

Dates et versions

hal-00937471 , version 1 (28-01-2014)

Identifiants

Citer

Omar Hammami, Abir M'Zah, Mohamad Jabbar, Dominique Houzet. 3D IC Implementation for MPSOC Architectures: Mesh and Butterfly Based NoC. ASQED 2012 - 4th Asia Symposium on Quality Electronic Design, Jul 2012, Penang, Malaysia. pp.155-159, ⟨10.1109/ACQED.2012.6320492⟩. ⟨hal-00937471⟩
195 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More