Wafer bonding solution to epitaxial graphene - silicon integration - Archive ouverte HAL Accéder directement au contenu
Article Dans Une Revue Journal of Physics D: Applied Physics Année : 2014

Wafer bonding solution to epitaxial graphene - silicon integration

Résumé

The development of graphene electronics requires the integration of graphene devices with Si-CMOS technology. Most strategies involve the transfer of graphene sheets onto silicon, with the inherent difficulties of clean transfer and subsequent graphene nano-patterning that degrades considerably the electronic mobility of nanopatterned graphene. Epitaxial graphene (EG) by contrast is grown on an essentially perfect crystalline (semi-insulating) surface, and graphene nanostructures with exceptional properties have been realized by a selective growth process on tailored SiC surface that requires no graphene patterning. However, the temperatures required in this structured growth process are too high for silicon technology. Here we demonstrate a new graphene to Si integration strategy, with a bonded and interconnected compact double-wafer structure. Using silicon-on-insulator technology (SOI) a thin monocrystalline silicon layer ready for CMOS processing is applied on top of epitaxial graphene on SiC. The parallel Si and graphene platforms are interconnected by metal vias. This method inspired by the industrial development of 3d hyper-integration stacking thin-film electronic devices preserves the advantages of epitaxial graphene and enables the full spectrum of CMOS processing.

Dates et versions

hal-00911213 , version 1 (29-11-2013)

Identifiants

Citer

Rui Dong, Zelei Guo, James Palmer, Yike Hu, Ming Ruan, et al.. Wafer bonding solution to epitaxial graphene - silicon integration. Journal of Physics D: Applied Physics, 2014, 47 (9), pp.094001. ⟨10.1088/0022-3727/47/9/094001⟩. ⟨hal-00911213⟩

Collections

UGA CNRS NEEL
76 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More