Rapid Design and Prototyping of a Reconfigurable Decoder Architecture for QC-LDPC Codes - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2013

Rapid Design and Prototyping of a Reconfigurable Decoder Architecture for QC-LDPC Codes

Résumé

Many modern and emerging designs require having efficient dynamically reconfigurable and reprogrammable processors. However, when the implemented design needs an upgrade, newly added features have to be quickly supported and validated. This is clearly noticed in modern receivers of recent wireless communication standards that feature continuously different frame lengths and code rates for the channel decoder. This paper explores with an example the possibility of realizing a flexible channel decoder to implement and validate new/incremental algorithm changes with fast turnaround time in design. An application specific instruction-set processor (ASIP) is proposed as flexible core that can decode low-density parity-check (LDPC) codes with the various block sizes and code rates as specified in WiFi and WiMAX standards. Furthermore, the proposed architecture enables quick support of other Quasi-Cyclic LDPC (QC-LDPC) codes, e.g. DVB-S2, with simple incremental hardware changes at design time.
Fichier non déposé

Dates et versions

hal-00876088 , version 1 (23-10-2013)

Identifiants

  • HAL Id : hal-00876088 , version 1

Citer

Purushotham Murugappa Velayuthan, Vianney Lapotre, Amer Baghdadi, Michel Jezequel. Rapid Design and Prototyping of a Reconfigurable Decoder Architecture for QC-LDPC Codes. RSP 2013 : 24th IEEE International Symposium on Rapid System Prototyping, Oct 2013, Montreal, Canada. ⟨hal-00876088⟩
154 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More