Compositional design of isochronous systems
Jean-Pierre Talpin, Julien Ouy, Thierry Gautier, Loïc Besnard, Paul Le Guernic

To cite this version:

HAL Id: hal-00768341
https://hal.archives-ouvertes.fr/hal-00768341
Submitted on 21 Dec 2012

HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L’archive ouverte pluridisciplinaire HAL, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d’enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.
Compositional design of isochronous systems

Jean-Pierre Talpin\textsuperscript{a}, Julien Ouy\textsuperscript{a}, Thierry Gautier\textsuperscript{a}, Loïc Besnard\textsuperscript{a}, Paul Le Guernic\textsuperscript{a}

\textsuperscript{a}INRIA, Unité de Recherche Rennes-Bretagne-Atlantique and CNRS, UMR 6074
IRISA, Campus de Beaulieu, 35042 Rennes Cedex, France

Abstract
The synchronous modeling paradigm provides strong correctness guarantees for embedded system design while requiring minimal environmental assumptions. In most related frameworks, global execution correctness is achieved by ensuring the insensitivity of (logical) time in the program from (real) time in the environment. This property, called endochrony or patience, can be statically checked, making it fast to ensure design correctness. Unfortunately, it is not preserved by composition, which makes it difficult to exploit with component-based design concepts in mind. Compositionality can be achieved by weakening this objective, but at the cost of an exhaustive state-space exploration. This raises a tradeoff between performance and precision. Our aim is to balance it by proposing a formal design methodology that adheres to a weakened global design objective: the non-blocking composition of weakly endochronous processes, while preserving local design objectives for synchronous modules. This yields an effective and cost-efficient approach to compositional synchronous modeling.

1. Introduction
The synchronous paradigm\cite{5} provides strong guarantees about the correct execution of embedded software while requiring minimal assumptions on their execution environment. In most synchronous formalisms, this is achieved by locally verifying that computation (in the system, in the program) is insensitive to communication delays (from the environment, from the network), i.e., that a process or synchronous module is “patient” (in latency-insensitive design\cite{7}) or “endochronous” (literally, “time is defined from inside”\cite{13}) or a Kahn process (the output flow is a monotonic function of the input stream, the output clock a sample of the input clock, as in Lustre\cite{8}).

Example. For instance, consider a filtering process that emits an event along the output signal \(x\) every time the value of its input signal \(y\) changes. Each event is denoted by a time tag \(t_{1.4}\) and a value \(0, 1\). We notice that all output tags \(t_{2.4}\) are related to the input tags \(t_{1.4}\). This means that process filter is not only deterministic: its output value is a function of its input value at all times; but it also maintains an invariant timing relation.
between its input and its output: each output tag is a function of the input tags and values at all times.

\[(t_1,1) \quad (t_2,0) \quad (t_3,0) \quad (t_4,1) \quad y \rightarrow \text{filter} \rightarrow x \quad \cdots \quad (t_2,1) \quad \cdots \quad (t_4,1) \quad \cdots\]

Hence, we can say that process \text{filter} is patient (its local timing behavior is independent of external timing constraints) or endochronous (it makes an internal sense of time) or a Kahn process (the output time and value are a function of the input time and value).

In data-flow synchronous formalisms [8, 13], design is usually driven by this very same safety objective. Each individual process must guarantee that its internal synchronization of computations and communications is independent of possible external latency. However, endochrony or patience is not a compositional property: it is not preserved by synchronous composition.

\textbf{Example.} Suppose we wish to build a system using this objective of endochrony in mind. We start by considering elementary blocks, readers (left) and writers (middle). We assume that they are individually endochronous: each output signal \(y\) is a function of an input signal \(x\) timed by an input clock \(t\). Next, suppose we wish to compose a reader and a writer. The program we obtain is no longer endochronous: the output of the system \((y_r\) or \(y_w\)) is no longer timely related to an individual clock \((t_r\) or \(t_w\)) unless one adds a multiplexer block (right) to define (and synchronize) the reader and writer clocks \(t_{r,w}\) by a function of the master clock \(t\).

\[\begin{align*}
\text{reader} & \quad \downarrow t_r \\
& \quad \downarrow x_r \\
& \quad \downarrow y_r \\
\text{writer} & \quad \downarrow t_w \\
& \quad \downarrow x_w \\
& \quad \downarrow y_w \\
\text{multiplex} & \quad \downarrow t_r, t_w \\
\end{align*}\]

\textbf{An implementation challenge.} Now, consider a more realistic implementation scenario in which we need to build the simulator for an embedded architecture consisting of thousands of individually endochronous reader and writer processes communicating via a loosely time-triggered bus. This is typically the case in modern embedded avionics or automotive architectures.

\[\begin{align*}
\cdots & \quad \downarrow t_m \quad x_m \\
\text{reader}_m & \quad \downarrow t_n \quad x_n \\
\cdots & \quad \downarrow t_{r,w} \\
\text{writer}_n & \quad \downarrow t \\
\text{bus} & \quad \downarrow \quad \cdots\]

We see that endochrony is not a reasonable objective to design such a system: we cannot afford to manually build a global controller to synchronize all individual components in the system. Design would take a lot of time to manage all local timing constraints (if at all doable), the implementation would perform slowly (all blocks would have to synchronize on a global tick), and the design would have to be updated for every new block added to or changed in the system. The main concern for such a large system is compositionality.
In [20], it is shown that compositionality can be achieved by weakening the objective of endochrony: a weakly endochronous system is simply a deterministic system that can perform independent computations and communications (here, possibly, each individual block) in any order as long as, of course, this does not alter its global state. Such a system satisfies the so called diamond property of concurrency theory. In [20], it is further shown that the non-blocking composition of weakly endochronous processes is isochronous. This means that the synchronous and asynchronous compositions of weakly endochronous processes accept the same behaviors. As a result, weak endochrony appears to be a much more suitable criterion for our design problem: it is compositional and imposes less design constraints on individual modules.

Example. As an example weakly endochronous interaction, consider the interleaved behavior of two deterministic processes, a reader and a writer, depicted using the automaton on the right. From any reachable state $s$, choosing to perform $t_r x_r$ and $y_r$ first (resp. $t_w x_w y_w$) should not alter the possibility to perform $t_w x_w$ and $y_w$ from $s_1$ (resp. $t_r x_r y_r$) or to perform both actions simultaneously (i.e. during the same transition).

We observe that checking that a system is weakly endochronous requires an exhaustive exploration of its state-space to guarantee that its behavior is independent from the order of inbound communications. This raises an analytic tradeoff between performance (incurred by state-space exploration) and flexibility (gained from compositionality). We balance this trade-off by proposing a formal design methodology that weakens the global design objective (non-blocking composition) and preserves design objectives secured locally (by accepting patient components). This yields a less general (more abstract) yet cost-efficient approach to compositional modeling that is able to encompass most of the practical engineering situations. It is particularly aimed at efficiently reusing most of the existing program analysis and compilation algorithms of Signal. To implement the present design methodology, we have designed a simple scheduler synthesis and code generation scheme, presented in [19].

Plan. The article starts in Section 2 with an introduction to Signal and its polychronous model of computation. Section 3 defines the necessary analysis framework and Section 4 present our contributed formal properties and methodology. We review related works in Section 6 and conclude.

2. An introduction to polychrony

In Signal, a process (written $P$ or $Q$) consists of the synchronous composition (noted $P|Q$) of equations on signals (written $x = y f z$). A signal $x$ represents an infinite flow of values. It is sampled according to the discrete pace of its clock, noted $\hat{x}$. The lexical scope of a signal $x$ is restricted to a process $P$ by $P/x$. An equation $x = y f z$ defines
the output signal \( x \) by the relation of its input signals \( y \) and \( z \) through the operator \( f \). A process defines the simultaneous solution of the equations it is composed of.

\[
P, Q ::= x = y f z | P|Q | P/x \quad \text{(process)}
\]

As a result, an equation partially relates signals in an abstract timing model, represented by clock relations, and a process defines the simultaneous solution of the equations in that timing model. Signal defines the following kinds of primitive equations:

- **A sampling** \( x = y \text{ when } z \) defines \( x \) by \( y \) when \( z \) is true and both \( y \) and \( z \) are present. In a sampling equation, the output signal \( x \) is present iff both input signals \( y \) and \( z \) are present and \( z \) holds the value \text{true}.

- **A merge** \( x = y \text{ default } z \) defines \( x \) by \( y \) when \( y \) is present and by \( z \) otherwise. In a merge equation, the output signal is present iff either of the input signals \( y \) or \( z \) is present.

- **A delay equation** \( x = y \text{ pre } v \) initially defines the signal \( x \) by the value \( v \) and then by the value of the signal \( y \) from the previous execution of the equation. In a delay equation, the signals \( x \) and \( y \) are assumed to be synchronous, i.e. either simultaneously present or simultaneously absent at all times.

- **A functional equation** \( x = y f z \) defines \( x \) by the successive values of its synchronized operands \( y \) and \( z \) through the arithmetic or boolean operation \( f \).

In the remainder, we write \( \mathcal{V}(P) \) for the set of free signal names \( x \) of \( P \) (they occur in an equation of \( P \) and their scope is not restricted). A free signal is an output iff it occurs on the left hand-side of an equation. Otherwise, it is an input signal.

**Example.** We define the process \texttt{filter} depicted in Section 1. It receives a boolean input signal \( y \) and produces an output signal \( x \) every time the value of the input changes. The local signal \( s \) stores the previous value of the input \( y \) at all times. When \( y \) first arrives, \( s \) is initialized to true. If \( y \) and \( z \) differ, \( z \) is true and then the value of the output \( x \) is true, otherwise it is absent.

\[
x = \text{filter}(y) \overset{\text{def}}{=} (x = \text{true when } z \mid z=(y \neq s) \mid s=y \text{ pre true}) / sz
\]

### 2.1. Model of computation

The formal semantics of Signal in defined in the polychronous model of computation [13]. The polychronous MoC is a refinement of Lee’s tagged signal model [17]. In this model, symbolic tags \( t \) or \( u \) denote periods in time during which execution takes place. Time is defined by a partial order relation \( \leq \) on tags \( (t \leq u \text{ means that } t \text{ occurs before } u) \). A chain is a totally ordered set of tags and defines the clock of a signal: it samples its values over a series of totally related tags. Events, signals, behaviors and processes are defined as follows:

- an **event** is the pair of a tag \( t \in T \) and a value \( v \in V \)
- a **signal** is a function from a **chain** of tags to values
- a **behavior** \( b \) is a function from names to signals
- a **process** \( p \) is a set of behaviors of same domain
- a **reaction** \( r \) is a behavior with one time tag \( t \)
Example. The meaning of process filter is denoted by a set of behaviors on the signals $x$ and $y$. In line one, below, we choose a behavior for the input signal $y$ of the equation. In line two defines the meaning of the local signal $s$ by the previous value of $y$. Notice that it is synchronous to $y$ (it has the same set of tags). In line three, the local signal $z$ is true at the time tags $t_i$ at which $y$ and $s$ hold different values. It is false otherwise. In line four, the output signal $x$ is defined at the time tags $t_i$ at which the signal $z$ is true, as expected in the previous example.

\[
y \mapsto (t_1, 1) (t_2, 0) (t_3, 0) (t_4, 1) (t_5, 1) (t_6, 0)
s \mapsto (t_1, 1) (t_2, 1) (t_3, 0) (t_4, 0) (t_5, 1) (t_6, 1)
z \mapsto (t_1, 0) (t_2, 1) (t_3, 0) (t_4, 1) (t_5, 0) (t_6, 1)
x \mapsto (t_2, 1) (t_4, 1) (t_6, 1)
\]

Notations. We introduce the notations that are necessary to the formal exposition of the polychronous model of computation. We write $\mathcal{T}(s)$ for the chain of tags of a signal $s$ and min $s$ and max $s$ for its minimal and maximal tag. We write $\mathcal{V}(b)$ for the domain of a behavior $b$ (a set of signal names). The restriction of a behavior $b$ to $X$ is noted $b|_X$ (i.e. $\mathcal{V}(b|_X) = X$). Its complementary $b^\perp$ satisfies $b = b^\perp \cup b|_X$ (i.e. $\mathcal{V}(b^\perp) = \mathcal{V}(b) \setminus X$). We overload the use of $\mathcal{T}$ and $\mathcal{V}$ to talk about the tags of a behavior $b$ and the set of signal names of a process $p$.

Synchronous structure. The synchronous structure in polychrony is defined by a partial order that relates behaviors holding the same synchronization relations. Informally, two behaviors $b$ and $c$ are said clock-equivalent, written $b \sim c$, if they are equal up to an isomorphism on tags. For instance,

\[
\begin{align*}
y \mapsto (t_1, 1)(t_2, 0)(t_3, 0) & \sim (y \mapsto (u_1, 1)(u_3, 0)(u_5, 0)) \\
x \mapsto (t_2, 1) & \sim (x \mapsto (u_3, 1))
\end{align*}
\]

The synchronization of a behavior $b$ with a behavior $c$ is noted $b \leq c$. It can be defined as the effect of “stretching” its timing structure. A behavior $c$ is stretches a behavior $b$, written $b \leq c$, iff $\mathcal{V}(b) = \mathcal{V}(c)$ and there exists a bijection $f$ on tags s.t.

\[
\forall t, u, t \leq f(t) \land (t < u \Leftrightarrow f(t) < f(u))
\]

\[
\forall x \in \mathcal{V}(b), T(c(x)) = f(T(b(x))) \land \forall t \in T(b(x)), b(x)(t) = c(x)(f(t))
\]

Two behaviors $b$ and $c$ are said clock-equivalent, written $b \sim c$, iff there exists a behavior $d$ s.t. $d \leq b$ and $d \leq c$. The synchronous composition $p|q$ of two processes $p$ and $q$ is defined by combining behaviors $b \in p$ and $c \in q$ that are identical on $I = \mathcal{V}(p) \cap \mathcal{V}(q)$, the interface between $p$ and $q$.

\[
p|q = \{ b \cup c \mid (b, c) \in p \times q \land b|_I = c|_I \land I = \mathcal{V}(p) \cap \mathcal{V}(q) \}
\]

Asynchronous structure. Whereas “stretching” informally depicts the timing relations maintained in a synchronous structure, the effect of “relaxing” best described the timing structure of desynchronized behaviors. For instance, consider two behaviors $b$ and $c$ which carry events at unrelated time tags $t_{1..3}$ and $u_{1..3}$. Since their signals $x$ and $y$ carry the same values in the same order, they are said flow-equivalent.

\[
b = \left. y \mapsto (t_1, 1)(t_2, 0)(t_3, 0) \right|_{x \mapsto (t_2, 1)} \approx \left. y \mapsto (u_1, 1)(u_2, 0)(u_3, 0) \right|_{x \mapsto (u_1, 1)} = c
\]
Formally, a behavior $c$ relaxes $b$, written $b \subseteq c$, iff $\mathcal{V}(b) = \mathcal{V}(c)$ and, for all $x \in \mathcal{V}(b)$, $b[x] \leq c[x]$. Two behaviors $b$ and $c$ are flow-equivalent, written $b \approx c$, iff there exists a behavior $d$ s.t. $b \equiv d \subseteq c$.

Alternatively, a relaxed behavior $c \sqsupseteq b$ may be seen as the result of passing all events of the behavior $b$ through a first-in-first-out buffer of either infinite length or of possibly infinite transport time, exactly as if it was communicated through asynchronous composition between two processes $p$ and $q$.

Hence, the asynchronous composition $p \parallel q$ of two processes $p$ and $q$ is defined by the set of behaviors $d$ that are flow-equivalent to behaviors $b \in p$ and $c \in q$ along the interface $I = \mathcal{V}(p) \cap \mathcal{V}(q)$.

$p \parallel q = \{ d \parallel (b, c) \in p \times q \wedge b[j] \cup c[j] \leq d[j] \wedge b[I] \subseteq d[I] \supseteq c[I] \wedge I = \mathcal{V}(p) \cap \mathcal{V}(q) \}$

Scheduling structure. To render the causality of events occurring at the same time tag $t$, we refine the domain of polychrony with a scheduling relation defined on an abstract domain of dates $\mathcal{D}$. A date $d$ consists of a time $t$ and a location $x$. The relation $t_x \rightarrow u_y$ means that the event along the signal named $y$ at $u$ may not happen before $x$ at $t$. When no ambiguity is possible on the identity of $b$ in a scheduling constraint, we write it $t_x \rightarrow t_y$. We constrain scheduling $\rightarrow$ to contain causality so that $t < t'$ implies $t_x \rightarrow b t'_x$ and $t_x \rightarrow b t'_y$ implies $\neg(t' < t)$.

The definitions for the partial order structure of synchrony and asynchrony in the polychronous model of computation extend point-wise to account for scheduling relations. We say that a behavior $c$ is a stretching of $b$, written $b \leq c$, iff $\mathcal{V}(b) = \mathcal{V}(c)$ and there exists a bijection $f$ on $\mathcal{T}$ which satisfies

$\forall t, t' \in \mathcal{T}(b), t \leq f(t) \wedge (t < t' \Leftrightarrow f(t) < f(t'))$

$\forall x, y \in \mathcal{V}(b), \forall t \in \mathcal{T}(b(x)), \forall t' \in \mathcal{T}(b(y)), t_x \rightarrow^b t'_y \Leftrightarrow f(t)_x \rightarrow^c f(t'_y)$

$\forall x \in \mathcal{V}(b), \mathcal{T}(c(x)) = f(\mathcal{T}(b(x))) \wedge \forall t \in \mathcal{T}(b(x)), b(x)(t) = c(x)(f(t))$

Concatenation of reactions. The formulation of the denotational semantics, presented next, and of its formal properties, make extensive use of the notion of reaction and concatenation. A reaction $r$ is a behavior with (at most) one time tag $t$. We write $\mathcal{T}(r)$ for the tag of a non-empty reaction $r$. An empty reaction of the signals $X$ is noted $\emptyset$. The empty signal is noted $\emptyset$. A reaction $r$ is concatenable to a behavior $b$ iff $\mathcal{V}(b) = \mathcal{V}(r)$, and, for all $x \in \mathcal{V}(b), r(x) = \emptyset$ or $\max(\mathcal{T} b(x)) < \min(\mathcal{T} r(x))$. If so, concatenating $r$ to $b$ is defined by

$\forall x \in \mathcal{V}(b), \forall u \in \mathcal{T}(b) \cup \mathcal{T}(r), (b \cdot r)(u)(x) = u \in \mathcal{T}(r(x))$ then $r(x)(u)$ else $b(x)(u)$

Example. Two reactions of signal-wise related time tags can be concatenated, written $r \cdot s$, to form a behavior. For instance, if $t_1 < t_2$ and $t_2 < t_3$ we can construct the following behavior of the signals $x, y$ at the instants $t_{1,2,3}$ using two successive concatenations.

Notice that the extension of concatenation to behaviors is associative.

$\left( y \rightarrow (t_1, 1) \right) \left( x \rightarrow (t_2, 1) \right) \left( x \rightarrow (t_3, 1) \right) = \left( y \rightarrow (t_1, 1) (t_2, 0) (t_3, 1) \right)$
The semantics of a delay

The semantics of a Signal process $P$ is defined by a set of behaviors that are inductively constructed by the concatenation of reactions. We assume that the empty behavior on $\mathcal{V}(P)$, noted $\emptyset|_{\mathcal{V}(p)}$, belongs to $[P]$, for all $P$.

The semantics of deterministic merge $x = y \text{ default } z$ defines $x$ by $y$ when $y$ is present and by $z$ otherwise.

$$ [x = y \text{ default } z] = \left\{ b \cdot r \mid b \in [x = y \text{ default } z], r(x) = \begin{cases} r(y), & \text{if } r(y) \neq \emptyset \\ r(z), & \text{if } r(y) = \emptyset \end{cases} \right\} $$

The semantics of sampling $x = y \text{ when } z$ defines $x$ by $y$ when $z$ is true.

$$ [x = y \text{ when } z] = \left\{ b \cdot r \mid b \in [x = y \text{ when } z], \begin{array}{l} u = \text{max}(T(b(y))), \\
 t = T(r), \end{array} r(x) = \begin{cases} r(y), & \text{if } r(z)(t) = \text{true} \\ \emptyset, & \text{if } r(z)(t) = \text{false} \end{cases} \right\} $$

The semantics of a delay $x = y \text{ pre } v$ initially defines $x$ by the value $v$ (for an initially empty behavior $b$) and then by the previous value of $y$ (i.e. $b(y)(u)$ where $u$ is the maximal tag of $b$).

$$ [x = y \text{ pre } v] = \left\{ b \cdot r \mid b \in [x = y \text{ when } z], \begin{array}{l} u = \text{max}(T(b(y))), \\
 t = T(r), \end{array} r(x) = \begin{cases} t \mapsto b(y)(u), & \text{if } r(y) \neq \emptyset \land b \neq O_{xy} \\
 t \mapsto v, & \text{if } r(y) \neq \emptyset \land b = O_{xy} \\
 \emptyset, & \text{if } r(y) = \emptyset \land b = O_{xy} \end{cases} \right\} $$

The meaning of the synchronous composition $P|Q$ is defined by $[P|Q] = [P] [Q] = \{[p|q] \mid (p, q) \in [P] \times [Q] \}$. The meaning of restriction is defined by $[P/x] = \{c \mid b \in [P] \land c \leq (b|x) \}$.

Example. The meaning of the equation $x = \text{ true when } (y \neq (y \text{ pre true}))$ consists of a set of behaviors with two signals $x$ and $y$. On line one, below, we choose a behavior for the input signal $y$ of the equation. On line two, we define the signal for the expression $y \text{ pre true}$ by application of the function $\llbracket \rrbracket$. Notice that $y$ and $y \text{ pre true}$ are synchronous (they have the same set of tags). On line three, the output signal $x$ is defined at the time tags $t_i$ when $y$ and $y \text{ pre true}$ hold different values, as expected in the previous example.

$$ y \mapsto (t_1, \text{true}) (t_2, \text{false}) (t_3, \text{false}) (t_4, \text{true}) (t_5, \text{true}) (t_6, \text{false}) $$

$$ y \text{ pre true} \mapsto (t_1, \text{true}) (t_2, \text{true}) (t_3, \text{false}) (t_4, \text{false}) (t_5, \text{true}) (t_6, \text{true}) $$

$$ x \mapsto (t_2, \text{true}) (t_4, \text{true}) (t_6, \text{true}) $$

2.3. Formal properties

The formal properties considered in the remainder pertain to the insensitivity of timing relations in a process $p$ (its local clock relations) to external communication delays. The property of endochrony, Definition 1 guarantees that the synchronization performed by a process $p$ is independent from latency in the network. Formally, let $I$ be a set of input signals of $p$, whenever the process $p$ admits two input behaviors $b|_I$ and $c|_I$ that are assumed to be flow equivalent (timing relations have been altered by the network) then $p$ always reconstructs the same timing relations in $b$ and $c$ (up to clock-equivalence).

Definition 1. A process $p$ is endochronous iff there exists $I \subset \mathcal{V}(p)$ s.t., for all $b, c \in p$, $b|_I \approx c|_I$ implies $b \sim c$. 

Example. To prove that the filter is endochronous, consider two of its possible traces $b$ and $c$ with flow-equivalent input signals

$$b(y) = (t_1, 1)(t_2, 0)(t_3, 0)(t_4, 1)$$
$$c(y) = (u_1, 1)(u_2, 0)(u_3, 0)(u_4, 1)$$

They share no tags, but carry the same flow of values. The filter necessarily constructs the output signals

$$b(x) = (t_2, 1)(t_4, 1)$$
$$c(x) = (u_2, 1)(u_4, 1)$$

One notices that $b$ and $c$ are equivalent by a bijection $(t_i \mapsto u_i)_{0 < i < 5}$ on tags: they are clock-equivalent. Hence, the filter is endochronous.

The weaker definition of endochrony, presented next, requires a definition of the union, written $r \sqcup s$, of two reactions $r$ and $s$. We say that two reaction $r$ and $s$ are independent iff they have disjoint domains. Two independent reactions of same time tag $t$ can be merged, as $r \sqcup s$.

$$\forall x \in V(r) \cup V(s), (r \sqcup s)(x) = \text{if } x \in V(r) \text{ then } r(x) \text{ else } s(x)$$

For instance, $(y \mapsto (t_2, 0)) \sqcup (x \mapsto (t_2, 1)) = (y \mapsto (t_2, 0)x \mapsto (t_2, 1)).$

Definition 2. A process $p$ is weakly-endochronous iff

1. $p$ is deterministic: $\exists I \subseteq V(p), \forall b,c \in p, b|_I = c|_I \Rightarrow b = c$
2. for all independent reactions $r$ and $s$, $p$ satisfies:
   a) if $b \cdot r \cdot s \in p$ then $b \cdot s \in p$
   b) if $b \cdot r \in p$ and $b \cdot s \in p$ then $b \cdot (r \sqcup s) \in p$
   c) if $b \cdot (r \sqcup s) \in p$ then $b \cdot r \cdot s, b \cdot r \cdot t \in p$

Example. Recall the example of the introduction. The diamond shape of the behavior that results of the synchronous composition of the reader and writer processes is that of a weakly endochronous process. Each atomic behavior (e.g. $r$, the reader) can be scheduled in any order. Furthermore, it will not alter the possibility to perform the other behavior (e.g. $s$) at any time.

Definition 3. $p$ and $q$ are isochronous iff $p|q \approx p \parallel q$

A process $p$ is non-blocking iff it has a path to a stuttering state (characterized by a reaction $r$) from any reachable state (characterized by a behavior $b$).

Definition 4. $p$ is non-blocking iff $\forall b \in p, \exists r, b \cdot r \in p$

In [20], it is proved that weakly endochronous processes $p$ and $q$ are isochronous if they are non-blocking (a locally synchronous reaction of $p$ or $q$ yields a globally asynchronous execution $p \parallel q$).
3. Formal analysis

For the purpose of program analysis and program transformation, the control-flow tree and the data-flow graph of multi-clocked Signal specifications are constructed. These data structures manipulate clocks and signal names.

3.1. Clock relations

A clock \( e \) denotes a series of instants (a chain of time tags). The clock \( \hat{x} \) of a signal \( x \) denotes the instants at which the signal \( x \) is present. The clock \([x]\) (resp. \([-x]\)) denotes the instants at which \( x \) is present and holds the value true (resp. false).

\[
c := \hat{x} \mid [x] \mid [-x] \quad \text{(clock)}
\]

A clock expression \( e \) is either the empty clock, noted \( 0 \), a signal clock \( e \), or the conjunction \( e_1 \land e_2 \), the disjunction \( e_1 \lor e_2 \), the symmetric difference \( e_1 \Delta e_2 \) of \( e_1 \) and \( e_2 \).

\[
e := 0 \mid e \mid e_1 \land e_2 \mid e_1 \lor e_2 \mid e_1 \Delta e_2 \quad \text{(clock expression)}
\]

The meaning \([e]_b\) of a clock \( e \) is defined with respect to a given behavior \( b \) and consists of the set of tags satisfied by the proposition \( e \) in the behavior \( b \). The meaning of the clock \( x = v \) (resp. \( x = y \)) in \( b \) is the set of tags \( t \in T(b(x)) \) (resp. \( t \in T(b(x)) \cap T(b(y)) \)) such that \( b(x)(t) = v \) (resp. \( b(x)(t) = b(y)(t) \)). In particular, \([\hat{x}]_b = T(b(x))\) and \([x = true]_b = [x = true]_b \). The meaning of a conjunction \( e \land f \) (resp. disjunction \( e \lor f \) and difference \( e \setminus f \)) is the intersection (resp. union and difference) of the meaning of \( e \) and \( f \).

\[
\begin{align*}
[1]_b & = T(b) \quad [0]_b = \emptyset \\
[x = v]_b & = \{ t \in T(b(x)) \mid b(x)(t) = v \} \\
[x = y]_b & = \{ t \in T(b(x)) \cap T(b(y)) \mid b(x)(t) = b(y)(t) \}
\end{align*}
\]

3.2. Scheduling relations

Signals and clocks are related by synchronization and scheduling relations, denoted \( R \). A scheduling relation \( a \rightarrow^c b \) specifies that the calculation of the node \( b \), a signal or a clock, cannot be scheduled before that of the node \( a \) when the clock \( c \) is present.

\[
a, b := x \mid \hat{x} \quad \text{(node)}
\]

A clock relation \( c = e \) specifies that the signal clock \( c \) is present iff the clock expression \( e \) is true. Just as ordinary processes \( P \), relations \( R \) are subject to composition \( R \mid S \) and to restriction \( R/x \).

\[
R, S := c = e \mid a \rightarrow^c b \mid (R \mid S) \mid R/x \quad \text{(timing relation)}
\]

A scheduling specification \( y \rightarrow x \) at clock \( e \) denotes the behaviors \( b \) on \( V(e) \cup \{x, y\} \) which, for all tags \( t \in [e]_b \), requires \( x \) to precede \( y \): if \( t \) is in \( b(x) \) then it is necessarily in \( b(y) \) and satisfies \( t_y \rightarrow t_x \).

\[
[y \rightarrow^c x] = \{ b \mid V(b) = V(c) \cup \{x, y\} \land \forall t \in [e]_b, t \in T(b(x)) \Rightarrow t \in T(b(y)) \land t_y \rightarrow t_x \}
\]
3.3. Clock inference system

The inference system $P : R$ associates a process $P$ with its implicit timing relations $R$. Deduction starts from the assignment of clock relations to primitive equations and is defined by induction on the structure of $P$: the deduction for composition $P \mid Q$ and for $P \parallel x$ are induced by the deductions $P : R$ and $Q : S$ for $P$ and $Q$.

$$P : R \land Q : S \Rightarrow P \mid Q : R \mid S \quad P : R \Rightarrow P \parallel x : R \parallel x$$

In a delay equation $x = y \text{pre} v$, the input and output signals are synchronous, written $\hat{x} = \hat{y}$, and do not have any scheduling relation.

$$x = y \text{pre} v : (\hat{x} = \hat{y})$$

In a sampling equation $x = y \text{when} z$, the clock of the output signal $x$ is defined by that of $\hat{y}$ and sampled by $[z]$. The input $y$ is scheduled before the output when both $\hat{y}$ and $[z]$ are present, written $y \rightarrow^{\hat{y}} x$.

$$x = y \text{when} z : (\hat{x} = \hat{y} \land [z] | y \rightarrow^{\hat{y}} x)$$

In a merge equation $x = y \text{default} z$, the output signal $x$ is present if either of the input signals $y$ or $z$ are present. The first input signal $y$ is scheduled before $x$ when it is present, written $y \rightarrow^{\hat{y}} x$. Otherwise $z$ is scheduled before $x$, written $z \rightarrow^{\hat{y}} x$.

$$x = y \text{default} z : (\hat{x} = \hat{y} \lor [z] | y \rightarrow^{\hat{y}} x \lor z \rightarrow^{\hat{y}} x)$$

A functional equation $x = y \ f \ z$ synchronizes and serializes its input and output signals.

$$x = y \ f \ z : (\hat{x} = \hat{y} \land [z] | y \rightarrow^{\hat{y}} x \land z \rightarrow^{\hat{y}} x)$$

We write $R \models S$ to mean that $R$ satisfies $S$ in the Boolean algebra in which timing relations are expressed: composition $R \mid S$ stands for conjunction and restriction $R \parallel x$ for existential quantification (some examples are given below). For all boolean signals $x$ in $\mathcal{V}(R)$, we assume that $R \models \hat{x} = [x] \lor [-x]$ and $R \models [x] \land [-x] = 0$.

**Example.** To outline the use of clock and scheduling relation analysis in Signal, we consider the specification and analysis of a one-place buffer. Process buffer implements two functionalities: flip and current.

$$x = \text{buffer}(y) \overset{\text{def}}{=} (x = \text{current}(y) \mid \text{flip}(x, y))$$

The process flip synchronizes the signals $x$ and $y$ to the true and false values of an alternating boolean signal $t$.

$$\text{flip}(x, y) \overset{\text{def}}{=} (s = t \text{pre true} \mid t = \text{not} s \mid \hat{x} = [t] \mid \hat{y} = [-t]) / st$$

The process current stores the value of an input signal $y$ and loads it into the output signal $x$ upon request.

$$x = \text{current}(y) \overset{\text{def}}{=} (r = y \text{default} (r \text{pre false}) \mid x = r \text{when} \hat{x} \mid \hat{r} = \hat{x} \lor \hat{y}) / r$$
The inference system $P : R$ infers the clock relations that denote the synchronization constraints implied by process buffer. There are four of them:

$$
\hat{r} = \hat{s} \quad \hat{i} = \hat{x} \lor \hat{y} \quad \hat{x} = [t] \quad \hat{y} = [-t]
$$

From these equations, we observe that process buffer has three clock equivalence classes. The clocks $\hat{s}, \hat{i}, \hat{r}$ are synchronous and define the master clock equivalence class of buffer. The two other classes, $\hat{x} = [t]$ and $\hat{y} = [-t]$, are samples of the signal $t$.

$$
\hat{r} = \hat{s} = \hat{t} \quad \hat{x} = [t] \quad \hat{y} = [-t]
$$

Together with scheduling analysis, the inference system yields the timing relation $R_{\text{buffer}}$ of the process under analysis.

$$
R_{\text{buffer}} \overset{\text{def}}{=} (\hat{x} = [t] \mid \hat{y} = [-t] \mid \hat{r} = \hat{x} \lor \hat{y} \mid s \rightarrow \hat{s} \mid t \rightarrow \hat{y} \mid r \rightarrow \hat{x}) /rst
$$

From $R_{\text{buffer}}$, we deduce $\hat{r} = \hat{i}$. Since $t$ is a boolean signal, $\hat{i} = [t] \lor [-t]$ (a signal is always true or false when present). By definition of $R_{\text{buffer}}, \hat{x} = [t]$ and $\hat{y} = [-t]$ ($x$ and $y$ are sampled from $t$). Hence, we have $\hat{r} = \hat{x} \lor \hat{y}$ and can deduce that $R_{\text{buffer}} \models (\hat{r} = \hat{i})$.

3.4. Clock hierarchy

The internal data-structures manipulated by the Signal compiler for program analysis and code generation consists of a clock hierarchy and of a scheduling graph. The clock hierarchy represents the control-flow of a process by a partial order relation. The scheduling graph defines a fine-grained scheduling of otherwise synchronous signals. The structure of a clock hierarchy is denoted by a partial order relation $\preceq$ defined as follows.

**Definition 5.** The hierarchy $\preceq$ of a process $P : R$ is the transitive closure of the maximal relation defined by the following axioms and rules:

1. for all boolean signals $x$, $\hat{x} \preceq [x]$ and $\hat{x} \preceq [-x]
2. if $R \models b = c$ then $b \leq c$ and $c \leq b$, written $b \sim c$
3. if $R \models b_1 = f c_2, f \in \{\land, \lor, \\}, b_2 \preceq c_1, b_2 \preceq c_2$ then $b_2 \preceq b_1$

We refer to $c_\sim$ as the clock equivalence class of $c$ in the hierarchy $\preceq$.

1. For all boolean signals $x$ of $R$, define $\hat{x} \preceq [x]$ and $\hat{x} \preceq [-x]$. This means that, if we know that $x$ is present, then we can determine whether $x$ is true or false.
2. If $b = c$ is deducible from $R$ then define $b \preceq c$ and $c \preceq b$, written $b \sim c$. This means that if $b$ and $c$ are synchronous, and if either of the clocks $b$ or $c$ is known to be present, then the presence of the other can be determined.
3. If $R \models b_1 = f c_2, f \in \{\land, \lor, \\}, b_2 \preceq c_1, b_2 \preceq c_2$ then $b_2 \preceq b_1$. This means that if $b_1$ is defined by $c_1 f c_2$ in $g$ and if both clocks $c_1$ and $c_2$ can be determined once their common upper bound $b_2$ is known, then $b_1$ can also be determined when $b_2$ is known.

A well-formed hierarchy has no relation $b \preceq c$ that contradicts Definition 5. For instance, the hierarchy of the process $x = y$ and $z \mid z = y$ when $y$ is ill-formed, since $\hat{y} \sim [y]$. A process with an ill-formed hierarchy may block.

**Definition 6.** A hierarchy $\preceq$ is ill-formed iff either $\hat{x} \preceq [x]$ or $\hat{x} \preceq [-x]$, for any $x$, or $b_1 \preceq b_2$ for any $b_1 = c_1 f c_2$ such that $c_1 \preceq b_2 \preceq c_2$ and $b_2 \preceq b_1$.
Example. The hierarchy of the buffer is constructed by application of the first and second rules of Definition 5. Rule 2 defines three clock equivalence classes \( \{\hat{r}, \hat{s}, \hat{t}\}, \{\hat{x}, [t]\} \) and \( \{\hat{y}, [\neg t]\}\).

\[
\hat{r} \sim \hat{s} \sim \hat{t} \\
[t] \sim \hat{x} \\
[\neg t] \sim \hat{y}
\]

Rule 1 places the first class above the two others and yields the following structure

\[
\hat{r} \sim \hat{s} \sim \hat{t} \\
\leftarrow\leftarrow\leftarrow\leftarrow\leftarrow \uparrow \uparrow \uparrow \uparrow \uparrow \\
[t] \sim \hat{x} \\
[\neg t] \sim \hat{y}
\]

Next, one has to define a proper scheduling of all computations to be performed within each clock equivalence class (e.g. to schedule \( s \) before \( t \)) and across them (e.g. to schedule \( x \) or \( y \) before \( r \)). This task is devoted to scheduling analysis, presented shortly Section 3.6.

3.5. Disjunctive form

Before to perform scheduling analysis, Signal attempts to eliminate all clocks that are expressed using symmetric difference from the graph \( g \) of a process. This transformation consists in rewriting clock expressions of the form \( e_1 \setminus e_2 \) present in the synchronization and scheduling relations of \( g \) in a way that does no longer denote the absence of an event \( e_2 \), but that is instead computable from the presence or the value of signals.

Example. In the case of process \( \text{current} \), for instance, consider the alternative input \( r\text{pre false} \) in the first equation:

\[
r = y\text{default}(r\text{pre false})
\]

Its clock is \( \hat{r} \setminus \hat{y} \), meaning that the previous value of \( r \) is assigned to \( r \) only if \( y \) is absent. To determine that \( y \) is absent, one needs to relate this absence to the presence or the value of another signal.

In the present case, there is an explicit clock relation in the \( \text{alternate} \) process: \( \hat{y} = [\neg t] \). It says that \( y \) is absent if \( t \) is present and true. Therefore, one can test the value of \( t \) instead of the presence or absence of \( y \) in order to deterministically assign either \( y \) or \( r\text{pre false} \) to \( r \):

\[
y \rightarrow [\neg t], r[t] \leftarrow r\text{pre false}
\]

In [3], it is shown that the symmetric difference \( e \setminus d \) between two clocks \( e \) and \( d \) has a disjunctive form only if \( e \) and \( d \) have a common minimum \( b \) in the hierarchy \( \preceq \) of the process, i.e.,

\[
c \succeq b \preceq d
\]

We say that the timing relation \( R \) is in disjunctive form iff it has no clock expression defined by symmetric difference. The implicit reference to absence incurred by symmetric difference can be defined as \( e \setminus d = \text{def} e \land \overline{d} \) and can be isolated using the following logical decomposition rules.
• conjunction $c \land d \overset{\text{def}}{=} \overline{c} \lor \overline{d}$ and disjunction $c \lor d \overset{\text{def}}{=} \overline{c} \land \overline{d}$.

• positive $\overline{x} \overset{\text{def}}{=} \overline{x} \lor \overline{\neg x}$ and negative $\overline{\neg x} \overset{\text{def}}{=} \overline{x} \lor [x]$ signal occurrences.

The reference to the absence of a signal $x$, noted $\overline{x}$, is eliminated if (and only if) one of the possible elimination rules applies:

• The “zero” rule: $\overline{x} \land \overline{\overline{x}} \overset{\text{def}}{=} 0$, because a signal is either present or absent, exclusively.

• The “one” rule: $c \land (\overline{x} \lor \overline{\overline{x}}) \overset{\text{def}}{=} c$, because the presence or the absence of a signal is subsumed by any clock $c$.

• The synchrony rule: if $d \sim \overline{x}$ then $\overline{x} \overset{\text{def}}{=} d$, to mean that if $\overline{x}$ cannot be eliminated but $\overline{x}$ is synchronous to the clock $d$, then $\overline{d}$ can possibly be eliminated.

Example. In the case of process current in the example of the buffer one infers that $\hat{x} \preceq \hat{t}$ from $\hat{x} \sim [t]$ and $\hat{t} \preceq \hat{y}$ from $\hat{y} \sim \overline{\neg t}$.

$$\hat{y} \sim \overline{\neg t} \quad \hat{x} \sim [t] \quad \hat{r} \sim \hat{t}$$

Hence $\hat{x} \preceq \hat{t} \preceq \hat{y}$. Since, in addition, $\hat{r} \sim \hat{t}$, the symmetric difference $\hat{r} \setminus \hat{y}$ can be interpreted as $[t]$.

Timing relations are in disjunctive form iff they have no clock defined by a symmetric difference relation. For instance, suppose that $\overline{d} \sim [x]$ and that $c \succeq b \preceq d$. Then, the symmetric difference $c \setminus \overline{d}$ can be eliminated because it can be expressed with $c \land \overline{\neg x}$.

**Definition 7.** A process $P$ of timing $R$ and hierarchy $\preceq$ is well-clocked iff $\preceq$ is well-formed and $R$ is disjunctive.

3.6. Scheduling graph

Given the control-flow backbone produced using the hierarchization algorithm and clock equations in disjunctive form, the compilation of a Signal specification reduces to finding a proper way to schedule computations within and across clock equivalence classes. The inference system of the previous section defines the precise scheduling between the input and output signals of process buffer. Notice that $\hat{t}$ is needed to compute the clocks $\hat{x}$ and $\hat{y}$.

$$s \rightarrow^{\hat{x}} t \quad y \rightarrow^{\hat{y}} r \quad r \rightarrow^{\hat{x}} x$$

As seen in the previous section, however, the calculation of clocks in disjunctive form induces additional scheduling constraints, and, therefore, one has to take them into account at this stage. This is done by refining the $R$ with a reinforced one, $S$, satisfying $S \models R$, and by ordered application of the following rules:

1. $S \models \hat{x} \rightarrow^{\hat{x}} x$ for all $x \in \mathcal{V}(P)$. This means that the calculation of $x$ cannot take place before its clock $\hat{x}$ is known.

2. if $R \models \hat{x} = [y]$ or $R \models \hat{x} = \overline{[y]}$ then $S \models y \rightarrow^{\hat{y}} \hat{x}$. This means that, if the clock of $x$ is defined by a sample of $y$, then it cannot be computed before the value of $y$ is known.
3. if $R = \hat{x} = \hat{y} f \hat{z}$ with $f \in \{\lor, \land\}$ then $S = \hat{y} \rightarrow \hat{x} | \hat{z} \rightarrow \hat{x}$. This means that, if the clock of $x$ is defined by an operation on two clocks $y$ and $z$, then it cannot be computed before these two clocks are known.

Reinforcing the scheduling graph of the buffer yields a refinement of its inferred graph with a structure implied by the calculation of clocks (we just omitted clocks on arrows to simplify the depiction). Notice that $t$ is now scheduled before the clocks $\hat{x}$ and $\hat{y}$.

Code can be generated starting from this refined structure only if the graph is acyclic. To check whether it is or not, we compute its transitive closure:

1. if $R = a \rightarrow c b$ then $R = a \rightarrow e b$. This just says that the construction of the transitive closure relation $\rightarrow$ starts from the scheduling graph $\rightarrow$ of the process.
2. if $R = a \rightarrow c b$ and $R = a \rightarrow d b$ then $R = a \rightarrow c \lor d b$. This means that, if $b$ is scheduled after $a$ at both clocks $c$ and $d$ then it is scheduled after $a$ at clock $c \lor d$.
3. if $R = a \rightarrow c b$ and $R = b \rightarrow d z$ then $R = a \rightarrow c \land d z$. This says that, if $b$ is scheduled after $a$ at clock $c$ and $z$ after $b$ at clock $d$ then $z$ is necessarily scheduled after $a$ at clock $c \land d$.

The complete graph $R$ of a process $P$ is acyclic iff $R = a \rightarrow^* a$ implies $R = e = 0$ for all nodes $a$ of $R$. The graph of our example is.

**Definition 8.** A process $P$ of timing relations $R$ is acyclic iff the transitive closure $\rightarrow$ of its scheduling relations $R$ satisfy, for all nodes $a$, if $a \rightarrow^* a$ then $R = e = 0$.

3.7. Sequential code generation

Together with the control-flow graph implied by the timing relations of a process, the scheduling graph is used by Signal to generate sequential or distributed code. To sequentially schedule this graph, Polychrony further refines it in order to remove internal concurrency without affecting its composability with the environment. This is done by observing the following rule.

**Definition 9.** The scheduling graph of $S$ reinforces $R$ iff, for any graph $T$ such that $R|T$ is acyclic, then $R|S|T$ is acyclic.

Starting from a sequential schedule and a hierarchy of process buffer, Polychrony generates simulation code split in several files. The main C file consists of opening the input-output streams of the program, of initializing the value of delayed signals and iteratively executing a transition function until no values are present along the input streams (return code 0). Simulation is finalized by closing the IO streams.

```c
int main() {
    bool code;
    buffer_OpenIO();
    code = buffer_initialize();
    while (code) code = buffer_iterate();
    buffer_CloseIO();
}
```
The most interesting part is the transition function. It translates the structure of the hierarchy and of the serialized scheduling graph in C code. It also makes a few optimizations along the way. For instance, $r$ has disappeared from the generated code. Since the value stored in $y$ from one iteration to another is the same as that of $r$, it is used in place of it for that purpose.

In the C code, the three clock equivalence classes of the hierarchy correspond to three blocks: line 2 (class $s \sim t$), lines 3–5 (class $[t] \sim \hat{y}$) and lines 6–9 (class $[-t] \sim \hat{x}$). The sequence of instructions between these blocks follows the sequence $t \rightarrow y \rightarrow x$ of the scheduling graph. Line 10 is the finalization of the transition function. It stores the value that $s$ will hold next time.

```c
01. bool buffer_iterate () {
02. t = !s;
03. if t {
04.   if !r_buffer_y (&y) return FALSE;
05. }
06. if !t {
07.   x = y;
08.   w_buffer_x (x);
09. }
10. s = t;
11. return TRUE;
12. }
```

Also notice that the return code is true, line 11, when the transition function finalizes, but false if it fails to get the signal $y$ from its input stream, line 4. This is fine for simulation code, as we expect the simulation to end when the input stream sample reaches the end. Embedded code does, of course, operate differently. It either waits for $y$ or suspends execution of the transition function until it arrives.

### 3.8. Endochrony revisited

The above code generation scheme yields a way to analyze, transform and execute endochronous specifications. The buffer process, for instance satisfies this property. Literally, it means that the buffer is locally timed. In the transition function of the buffer, this is easy to notice by observing that, at all times, the function synchronizes on either receiving $y$ from its environment or sending $x$ to its environment.

Hence, the activity of the transition function is locally paced by the instants at which the signals $x$ and $y$ are present. However, remember that the structure of control in the transition function is constructed using the hierarchy of process buffer. In the case of an internally timed process, this structure has the particular shape of a tree.

```c
if t {
  if !r_buffer_y (&y) return FALSE;
} else {
  x = y; w_buffer_x (x);
}
```

At any time, one can always start reading the state $s$ of the buffer, and calculate $t$. Then, if $t$ is true, one emits $x$ and, otherwise, one receives $y$. The presence of any signal
in process buffer is determined from the value of a signal higher in the hierarchy or, at last, from its root.

Formally, regardless of the exact time samples \( t_1 \) and \( t_2 \) at which it receives an input signal \( y \), or the time samples \( u_1 \) and \( u_2 \) at which it sends an output signal \( x \), the buffer always behaves according to the same timing relations: \( t_i \) occurs strictly before \( u_i \) and \( s \) is always used at \( t_i \) and \( u_i \). The timing relations between the signals \( x \) and \( y \) of the buffer are independent from latency incurred by communicating with the environment: the buffer is endochronous.

4. Compositional design criterion

We shall revisit the above schema in light of the compositional design methodology to be presented. To this end, we formulate a decision procedure that uses the clock hierarchy and the scheduling graph of a Signal process to compositionally check the property of isochrony. We start by considering the class of Signal processes \( P \) that are reactive and deterministic.

**Definition 10.** A process \( P \) is compilable iff it is well-clocked and acyclic.

**Property 1.** A compilable process \( P \) is reactive and deterministic.

**Proof.** An immediate consequence of Property 5, in [23], where a well-clocked and acyclic process is proved to be deterministic.

Next, we consider the structure of a compilable Signal specification. It is possibly paced by several, independent, input signals. It necessarily corresponds to a hierarchy \( \preceq \) that has several roots. To represent them, we refer to \( \preceq^0 \) as the minimal clock equivalence classes of \( \preceq \), and to \( \preceq^c \) as the tree of root \( c \) in the hierarchy \( \preceq \).

\[
\preceq^0 = \{c_\sim | c \in \min \preceq\} \quad \preceq^c = \{(c, d)\} \cup \preceq^d \mid c \preceq d
\]

When the hierarchy of a process has a unique root, it is endochronous: the presence of any clock is determined by the presence and values of clocks above it in the hierarchy.

**Definition 11.** A process \( P \) is hierarchical iff its hierarchy has a unique root.

**Property 2.** A compilable and hierarchical process \( P \) is endochronous.

**Proof.** A detailed proof appears in [23].
Example. The hierarchies of process filter (Section 1), left, and of the buffer, right, are both hierarchical: they are endochronous. Let \( e = ([y] \land [z]) \lor ([\neg y] \land [z]) \) and \( f = ([\neg y] \land [\neg z]) \lor ([y] \land [z]) \), we have the following hierarchy:

\[
\begin{align*}
\hat{y} \sim \hat{z} & \quad \hat{x} \sim e & \quad f & \quad \hat{x}[t] & \quad \hat{y}[-t]\end{align*}
\]

By contrast, a process with several roots necessarily defines concurrent threads of execution. Indeed, and by definition of a hierarchy, its roots cannot be expressed or calculated (or, a fortiori, synchronized or sampled) one with the others. Hence, they naturally define the source of concurrency for the verification of weak endochrony.

4.1. Model checking weak endochrony

Checking that a compilable process \( p \) is weakly endochronous reduces to proving that the roots of a process hierarchy satisfy property (2a) of Definition 2 (weak ordering) by using bounded model checking.

Property (2a) can be formulated as an invariant in Signal and submitted to its model checker Sigali [13]. The invariant \( \text{StateIndependent} \ (x, y) \) is defined for all pairs of root clock equivalence classes (an abbreviation of the form \([c] = \hat{x}\) stands for \( c = \text{true when event } x \text{ default false} \)). It says that, if \( x \) is present and \( y \) absent at time \( t \) (i.e. \( cx_t \land \neg cy_t \)) and if \( y \) is present and \( x \) absent at time \( t+1 \) (i.e. \( \neg cx_{t+1} \land cy_{t+1} \)) then \( x \) and \( y \) can both be present at time \( t \) (i.e. \( cx_t \land cy_t \)), written \( \neg cx_t \lor cy_t \lor (cx_{t+1} \lor cy_{t+1}) \lor (cx_t \land cy_t) \).

\[
\begin{align*}
(1) & \ i = \text{StateIndependent} \ (x, y) \defeq \\
& \begin{array}{l}
[\neg cx_t \land cy_t] \lor (cx_t \land cy_t) \lor (cx_{t+1} \land cy_t) \lor \neg cx_t \lor cy_t
\end{array}
\end{align*}
\]

Properties (2b-2c) can similarly be checked with the properties \( \text{OrderIndependent} \) and \( \text{FlowIndependent} \). Property \( \text{OrderIndependent} \) is defined by \( (cx_t \land \neg cy_t) \land (cy_t \land \neg cx_t) \Rightarrow (cx_t \land cy_t) \). It means that \( x \) and \( y \) are independently available at all times.

\[
\begin{align*}
(2) & \ i = \text{OrderIndependent} \ (x, y) \defeq \\
& \begin{array}{l}
[\neg cx_t \land cy_t] \lor (cx_t \land cy_t) \lor (cx_{t+1} \land cy_t) \lor \neg cx_t \lor cy_t
\end{array}
\end{align*}
\]

Property \( \text{FlowIndependent} \) is defined for any signal \( z \in \mathbb{V}(p) \) by \( cz_t \land ((cx_t \land \neg cy_t) \land (cy_t \land \neg cx_{t+1})) \Rightarrow cz_t \land (cx_{t+1} \land cy_{t+1}) \lor (cy_{t+1} \land \neg cx_{t+1+1}) \).

\[
\begin{align*}
(3) & \ i = \text{FlowIndependent} \ (x, y, z) \defeq \\
& \begin{array}{l}
[\neg cx_t \land cy_t] \lor (cx_t \land cy_t) \lor (cx_{t+1} \land cy_t) \lor \neg cx_t \lor cy_t
\end{array}
\end{align*}
\]

When the clock hierarchy of a compilable process \( P \) consists of multiple roots, we can use the above properties to verify that it is weakly endochronous.

Property 3. A compilable process \( P \) whose roots satisfy criteria \((1-3)\) is weakly endochronous.
Proof. We observe that the formulation of properties (1−3) directly translate Definition 2 in terms of timed Boolean equations. Since they are expressed in Signal, one can model-check them against the specification of the process \( P \) under consideration to verify that it is weakly endochronous.

4.2. Static checking isochrony

While the model-checking proposed in Section 4.1 effectively translates Definition 2 to determine the largest possible class of weakly-endochronous processes, it may be sensed to expensive for integration in a design process whose main purpose is automated code generation. In the aim of efficiently generating sequential or concurrent code starting from weakly endochronous specifications, we would like to define a simple and cost-efficient criterion to allow for a large and easily identifiable class of weakly endochronous programs to be statically checked and compiled. To this end, we define the following formal design methodology.

Definition 12. If \( P \) is compilable and hierarchical then it is weakly hierarchic. If \( P \) and \( Q \) are weakly hierarchical, \( P|Q \) is well-clocked and acyclic then \( P|Q \) is weakly hierarchical.

By induction on its structure, a process \( P \) is weakly hierarchical iff it is compilable and its hierarchy has roots \( r_{1..n} \) such that, for all \( 1 \leq i < n \), \( X_i = \mathcal{V}(\mathcal{F}^{r_i}) \), \( P_i = P|X_i \) is weakly hierarchical and the pair \((\prod_{j=1}^i P_j, P_{i+1})\) is well-clocked and acyclic.

Theorem 1.
1. A weakly hierarchical process \( P \) is weakly endochronous.
2. If \( P, Q \) are weakly hierarchical and \( P|Q \) is well-clocked and acyclic then \( P \) and \( Q \) are isochronous.

Proof.
1. By definition, a weakly hierarchical process \( P \) consists of the composition of a series of processes \( P_i \) that are individually compilable and hierarchical, hence endochronous. Since endochrony implies weak endochrony, and since weak endochrony is preserved by composition, the composition \( P \) of the \( P_i \)s is weakly endochronous.

2. Consider the hierarchy of any pair of endochronous processes \( P_i \) and \( P_j \) in \( P|Q \) that share a common signal \( x \) of clock \( \hat{x} \). The processes \( P_i \) and \( P_j \) have roots \( r_i \) and \( r_j \) and synchronize on \( \hat{x} \) at a sub-clock \( c_i \), computed using \( r_i \) (since \( P_i \) is hierarchical) and at a clock \( c_j \), computed using \( r_j \) (since \( P_j \) is hierarchical).

Since \( P_i \upharpoonright P_j \) is well-clocked, the clocks \( c_i, c_j \) and hence \( \hat{x} \) have a disjunctive form. Hence, it cannot be the case that \( \hat{x} \) is defined by the symmetric difference of a clock under \( r_i \) and another (e.g. under \( r_j \)). Therefore, any reaction initiated in \( P_i \) to produce \( \hat{x} \) can locally and deterministically decide to wait for a rendez-vous with a reaction of \( P_j \) consuming \( \hat{x} \). Since \( P_i \) and \( P_j \) are well-formed, then it cannot be
the case that \( \dot{x} = 0 \), which would mean that the rendez-vous would never happen. Finally, since \( P_1 \parallel P_2 \) is acyclic, the rendez-vous of \( c_i \) and \( c_j \) cannot deadlock. This holds for any pair of endochronous processes \( P_1 \) and \( P_2 \) in \( P \parallel Q \), hence \( P \parallel Q \) is non-blocking.

3. These conditions precisely correspond to the weak isochrony criterion of [20], namely, that non-blocking composition (2) of weakly endochronous processes (1) is isochronous. Consequently, the composition of \( P \) and \( Q \) is isochronous.

5. A compositional design methodology

Our method based on model-checking considers the finite-state abstraction of a process where control is expressed by a process on boolean signals and where computation is expressed by a process on infinite value domains (e.g. integers). Hence, it is not exact, and determining that a process is weakly endochronous is indeed not decidable in general for infinite-state systems. The main drawback of this method is that its computational complexity makes it unaffordable for purposes such as program transformation or code generation.

By contrast, our method based on the static abstraction and analysis of clock and scheduling relations reuses the services that our tool implements to perform the successive specification refinement of program transformations from an initial specification to generated code. Its use is of very little complexity overhead but it is less precise, and will potentially reject some programs that may be proved weakly-endochronous using model checking.

Our static criterion for checking the composition of endochronous processes isochronous defines an effective and cost-efficient method for the integration of synchronous modules in the aim of architecture exploration or simulation. Interestingly, this formal methodology meets most of the engineering practice and industrial usage of Signal: the real-time simulation of embedded architectures (e.g. integrated modular avionics) starting from heterogeneous functional blocks (endochronous data-flow functions) and architecture service models (e.g. [14]).

Example of a loosely time-triggered architecture. We consider a simple yet realistic case study built upon the examples we previously presented. We wish to design a simulation model for a loosely time-triggered architecture (LTTA) [4]. The LTTA is composed of three devices, a writer, a bus, and a reader. Each device is paced by its own clock.

At the \( n \)th clock tick (time \( t_w(n) \)), the writer generates the value \( x_{w}(n) \) and an alternating flag \( b_{w}(n) \). At any time \( t_w(n) \), the writer’s output buffer \( (y_{w}, b_{w}) \) contains

\[
x_{w} \quad t_{w} \quad (y_{w}, b_{w}) \quad b_{w} \quad t_{b} \quad (y_{r}, b_{r}) \quad t_{r} \quad x_{r} \quad x_{r} \quad x_{w} \quad x_{w}
\]

\[
x_{w} \quad t_{w} \quad (y_{w}, b_{w}) \quad b_{w} \quad t_{b} \quad (y_{r}, b_{r}) \quad t_{r} \quad x_{r} \quad x_{r} \quad x_{w} \quad x_{w}
\]
the last value that was written into it. At \( t_b(n) \), the bus fetches \((y_w, b_w)\) to store in the input buffer of the reader, denoted by \((y_b, b_b)\). At \( t_r(n) \), the reader loads the input buffer \((y_b, b_b)\) into the variables \(y_r(n)\) and \(b_r(n)\). Then, in a similar manner as for an alternating bit protocol, the reader extracts \(y_r(n)\) iff \(b_r(n)\) has changed.

**A simulation model of the LTIA.** To model an LTIA architecture in Signal, we consider two data-processing functions that communicate by writing and reading values on an LTIA bus. In Signal, we model an interface of these functions that exposes their (limited) control. The writer accepts an input \(x_w\) and defines the boolean flag \(b_w\) that is carried along with it over the bus.

\[
(y_w, b_w) = \text{writer}(x_w, c_w) \overset{\text{def}}{=} (x_w = \hat{b}_w = [c_w] | y_w = x_w | b_w = \lnot (b_w \text{pre true}) )
\]

The reader loads its inputs \(y_r\) and \(b_r\) from the bus and filters \(x_r\) upon a switch of \(b_r\).

\[
x_r = \text{reader}(y_r, b_r, c_r) \overset{\text{def}}{=} (x_r = y_r \text{ when filter}(b_r) | \hat{y}_r = [c_r])
\]

The bus buffers and forwards the inputs \(y_w\) and \(b_w\) to the reader. The clock \(c_b\) is not used since the buffers have local clocks.

\[
(y_r, b_r) = \text{bus}(y_w, b_w, c_b) \overset{\text{def}}{=} ((y_r, b_r) = \text{buffer}(\text{buffer}(y_w, b_w)))
\]

The process \(\text{ltta}\) is defined by its three components \(\text{reader}, \text{bus}\), and \(\text{writer}\).

\[
x_r = \text{ltta}(x_w, c_w, c_b, c_r) \overset{\text{def}}{=} (x_r = \text{reader}(\text{bus}(\text{writer}(x_w, c_w), c_b), c_r))
\]

We observe that the hierarchy of the LTIA is composed of four trees. Each tree corresponds to an endochronous and separately compiled process, connected to the other at four rendez-vous points (depicted by equivalence relations \(\sim\)). The LTIA itself is not endochronous, but it is isochronous because its four components are endochronous and their composition is well-clocked and acyclic.

---

**Static checking vs. model checking.** As demonstrated by the example of the LTIA, our static-checking criterion is very-well suited to check isochrony of large systems made by composing endochronous modules. However, some of these modules may not strictly be endochronous, as required by Property 2, but still be weakly-endochronous, in the sense of Definition 2, and, unfortunately, admit no decomposition into endochronous sub-modules. An example of such a process is the crossbar switch presented in [20]. Its specification consists of an automaton that switches the routes of two input signals \((y_1, y_2)\) along two output signals \((x_1, x_2)\) depending on the values of two control signals
Signal $x_1$ (resp. $x_2$) is output iff $b_1$ is present and true (resp. $b_2$). Its value is $y_1$ in state $s$ and $y_2$ in state $\neg s$ (resp. $y_2$ or $y_1$).

The specification of the switch in Signal consists of data-flow equations (for $x_1, x_2$), state transitions (equations for the state $s$ and its previous value $t$) and synchronization constraints (for $\hat{x}_1, \hat{x}_2, \hat{y}_1, \hat{y}_2$). The automaton synchronizes the presence of $x_i$ with $b_i$ true, hence $\hat{x}_i = [b_i]$. It performs state transitions when $b_1, b_2$ are false, hence $s = \neg t$ when $\neg b_1$ and when $\neg b_2$ (and $s = t$ otherwise). Finally, each input signal $y_i$ is present iff either $b_i$ and $s$ are true or $b_j \neq i$ is true and $s$ is false.

$$
(x_1, x_2) = \text{switch}(y_1, b_1, y_2, b_2) \overset{\text{def}}{=} \\
\begin{cases} 
\quad x_1 = y_1 \text{ default } y_2 \text{ when not } s \ \\
\quad | x_2 = y_2 \text{ default } y_1 \text{ when not } s \ \ \\
\quad | s = (\not t \text{ when (not } b_1 \text{ when not } b_2)) \text{ default } (t \text{ when } (b_1 \text{ default } b_2)) \\
\end{cases} / s t
$$

If we build the hierarchy of the switch, we first observe that it is not endochronous (because its hierarchy is not a tree). Indeed, none of the equations with which clocks $\hat{s}, \hat{t}, \hat{y}_1, \hat{y}_2$ are defined have a common root: they are all defined from $\hat{s}_1$ to $\hat{y}_2$. Indeed, none of the trees it is composed corresponds to a subset of equation in the specification. Therefore, it cannot be proved weakly hierarchic in the sense of Definition 12 because it does not have a decomposition into endochronous sub-modules. Fortunately, Property 3 can be model-checked to prove that the switch is indeed weakly-endochronous.

A methodological guideline that can be drawn from the examples of the LTTE and of the switch is that,

1. in most cases, synchronous modules are, just like the reader, writer and bus models of the LTTE, simple data-flow functions that are designed and compiled separately, for which endochrony can easily be checked using Property 2

2. in some cases, synchronous modules specify complex and control-dominated behavior which, if at all deterministic, can separately be checked weakly endochronous using Property 3

3. and, finally, the composition of synchronous modules from each of the above categories can compositionally be checked isochronous using Theorem 2

In a more recent article [21], we propose an alternative to Property 3 for checking modules such as the switch weakly endochronous. It consists of a static analysis of the
Signal specification that determines its minimal set of atomic synchronization patterns (i.e. from which all its possible reaction are constructed). By using this method, it is possible to check that the static abstraction of the switch (that which abstracts the delay equation \( t = s \text{ pre } \text{true} \) by \( \hat{s} = \hat{t} \)) is indeed weakly endochronous.

6. Related Work

In synchronous design formalisms, the design of an embedded architecture is achieved by constructing an endochronous model of the architecture and then by automatically synthesizing ad-hoc synchronization protocols between the elements of this model that will be physically distributed. This technique is called desynchronization and a thorough survey on it is presented in [15]. In the case of Signal, automated distribution is proposed by Aubry [2]. It consists of partitioning endochronous specifications and synthesizing inter-partition protocols to ensure preservation of endochrony.

In [16], Girault et al. propose a different approach for the synchronous languages Lustre and Esterel. It consists in replicating the generated code of an endochronous specification and in replacing duplicated instructions by inter-partition communications. As it uses notions of bi-simulation to safely eliminate blocks, it leads to the construction of a distributed program that consists of endochronously connected programs. But again, distributed code generation is also driven by the global preservation of endochrony.

In [16], the so-called property of weak endochrony is proposed. Weak endochrony supports the compositional construction of globally asynchronous system by adhering to a global objective of weak-isochrony. In [22], we propose an analysis of Signal programs to check this property. However, we observe that it is far more costly than necessary, as it requires an exhaustive state-space exploration.

In [20], the so-called property of weak endochrony is proposed. Weak endochrony supports the compositional construction of globally asynchronous system by adhering to a global objective of weak-isochrony. In [22], we propose an analysis of Signal programs to check this property. However, we observe that it is far more costly than necessary, as it requires an exhaustive state-space exploration.

In [11], Dasgupta et al. also propose a technique to synthesize delay-insensitive protocols for synchronous circuits described with Pétri Nets.

In the model of latency-insensitive protocols [7], components are denoted by the notion of pearl (“intellectual property under a shell”). A pearl is required to satisfy an invariant of patience (which, in turn, implies endochrony [23]) and a latency-insensitive protocol wraps the pearl with a generic client-side controller: a so-called relay station.

The relay station ensures the functional correctness of the pearl by guaranteeing the preservation of signal flows (i.e. isochrony). It implements this function by suspending the pearl’s incoming traffic as soon as it is reported to exceed its consumption capability. A technique proposed by Casu et al. in [10] refines this protocol to prevent unnecessary traffic suspension by controlling traffic through pre-determined periodic schedules.

The latency-insensitive protocol is a compositional approach, and can be seen as a “black-box” approach, in that no knowledge on the pearl (but its capability to be patient) is required. Just as desynchronization, Casu’s variant [10] is a “grey-box” approach, where knowledge of the pearl is needed to synthesize an an-hoc controller and, at the same time, ensure functional correctness.

Our method defines a class of process that can equally be embedded in a synchronous MoC or in an asynchronous MoC. Therefore, it definitely relates to a larger spectrum of MoCs, such as the SDF and FSMs found in Ptolemy [6], such as Kahn Process Networks [1], and programming paradigms, such as Shim [12]. By contrast with these, our method attempts to take benefits from both the synchronous world, by locally ensur-
ing the highest degree of safety for individual modules, and the asynchronous world, by
providing a similar degree of flexibility gained from global compositionality properties.

Our results based on the static method we initially proposed in [24], to which the
present article adds a formal proof for Theorem 1. The abstraction defined by the static-
checking criterion of Definition 12 defines a simple and effective method to allow for large
systems (consisting of many endochronous modules) to be checked weakly endochronous.

However, this abstraction or approximation comes at the cost of rejecting modules
which cannot be decomposed into endochronous sub-modules. Some of these modules
may however be weakly endochronous, like the crossbar of Section 5. Fortunately, the
model-checking criterion of Property 3 can instead be used to allow for integrating such
modules. As a result, a method to cover the largest possible class of weakly endochronous
systems would consist of:

1. checking elementary modules endochronous (using Property 2);
2. checking non-endochronous modules weakly endochronous (using Property 3); and
3. checking the composition of such modules isochronous (using Theorem 2).

7. Conclusions

The clock analysis at the core of our approach shares similarities with desynchro-
nization and latency insensitivity. It avoids the need for any explicit suspension mecha-
nism thanks to the determination of precise timing relations. This yields a cost-effective
methodology for the compositional design of globally asynchronous architectures starting
from synchronous modules.

This methodology balances a trade-off between cost (of verification) and composi-
tionality (of design). It maintains a compositional global design objective of isochrony
while preserving properties secured locally (endochrony) by checking that composition
is non-blocking. This yields an efficient approach to compositional modeling embedded
architectures which, in addition, meets actual industrial usage.

The commercial implementation of Signal, Sildex, commercialized by TNI, is widely
used for the real-time simulation of embedded architectures starting from heterogeneous,
possibly foreign, functional blocks (merely endochronous, data-flow functions) and ar-
chitecture service models (e.g. the ARINC 653 real-time operating system [14]). As an
example, TNI has developed a real-time, hardware in-the-loop, simulator of onboard
electronic equipments for a car manufacturer.

Our technique efficiently reuses most of existing compilation tool-suites available for
Signal in order to implement our proposal, which justifies presenting it in sufficient details
in the present article. We are currently upgrading the Polychrony toolset, that supports
the Signal specification formalism, with a simple controller-synthesis and code generation
scheme supporting the present methodology.

References