Gate Circuit Layout Optimization of Power Module Regarding Transient Current Imbalance - Archive ouverte HAL Accéder directement au contenu
Article Dans Une Revue IEEE Transactions on Power Electronics Année : 2006

Gate Circuit Layout Optimization of Power Module Regarding Transient Current Imbalance

Résumé

The layout of power multichip modules is one of the key points of a module design, especially for high power densities, where couplings are enlarged. This paper focuses on dynamic current imbalance between paralleled chips. It can be principally attributed to gate circuit dissymmetry, which modifies inductances and coupling, especially with the power circuit. This paper describes the analysis of an existing power module. An optimization process based on a modification of the gate circuit geometry allows balancing current during switching phases. This approach will be validated with experimental measurements and applied on an existing module
Fichier non déposé

Dates et versions

hal-01919652 , version 1 (12-11-2018)

Identifiants

Citer

Christian Martin, Jean Michel Guichon, Jean-Luc Schanen, R.-J. Pasterczyk. Gate Circuit Layout Optimization of Power Module Regarding Transient Current Imbalance. IEEE Transactions on Power Electronics, 2006, 21 (5), pp.1176 - 1184. ⟨10.1109/TPEL.2006.880356⟩. ⟨hal-01919652⟩
100 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More