Two complementary approaches for studying the effects of SEUs on digital processors - Archive ouverte HAL Accéder directement au contenu
Article Dans Une Revue IEEE Transactions on Nuclear Science Année : 2007

Two complementary approaches for studying the effects of SEUs on digital processors

Résumé

This paper describes two different but complementary approaches that can be used to perform SEU-like fault injection sessions in order to predict error rates of digital processors. The Code Emulated Upset (CEU) approach allows fault injection in processor memories (caches and register files), while the FPGA Autonomous Emulation approach allows fault injection in processor flip-flops. Results obtained for a case studied, the LEON processor, illustrate the complementary aspects of proposed strategies.

Mots clés

Fichier non déposé

Dates et versions

hal-00174506 , version 1 (24-09-2007)

Identifiants

Citer

M. Garcia-Valderas, F. Faure, P. Peronnard, R. Ecoffet, F. Bezerra, et al.. Two complementary approaches for studying the effects of SEUs on digital processors. IEEE Transactions on Nuclear Science, 2007, 54 (4), pp.924-928. ⟨10.1109/TNS.2007.893871⟩. ⟨hal-00174506⟩

Collections

UGA CNRS TIMA
66 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More