Modeling of Strained CMOS on Disposable SiGe Dots: Strain Impacts on Devices' Electrical Characteristics - Archive ouverte HAL Accéder directement au contenu
Article Dans Une Revue IEEE Transactions on Electron Devices Année : 2007

Modeling of Strained CMOS on Disposable SiGe Dots: Strain Impacts on Devices' Electrical Characteristics

Yan Zhuang
  • Fonction : Auteur
Joachim N. Burghartz
  • Fonction : Auteur

Résumé

We proposed a new nonplanar disposable SiGe dot (d-Dot) MOSFET based on Si-on-Nothing technology. The new device concepts' relies on self-assembled single-crystalline d-Dot. The d-Dot MOSFET is prone to a particularly high strain/stress, both from the underlaying SiGe 3-D islands and from the stressed capping layers. We show that more than 80% and 50% higher mobilities of holes and electrons, respectively, can be obtained, as indicated by 3-D simulations performed throughout the entire fabrication process. Significant improvements in drive currents, transit frequencies, and the short channel effects are demonstrated using 2-D device simulation.

Mots clés

Fichier non déposé

Dates et versions

hal-00169352 , version 1 (03-09-2007)

Identifiants

  • HAL Id : hal-00169352 , version 1

Citer

Sebastien Fregonese, Yan Zhuang, Joachim N. Burghartz. Modeling of Strained CMOS on Disposable SiGe Dots: Strain Impacts on Devices' Electrical Characteristics. IEEE Transactions on Electron Devices, 2007, 54 (9), pp 2321-2326. ⟨hal-00169352⟩
66 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More