Formalized methodology for data reuse exploration for low-power hierarchical memory mappings - Archive ouverte HAL Accéder directement au contenu
Article Dans Une Revue IEEE Transactions on Very Large Scale Integration (VLSI) Systems Année : 1998

Formalized methodology for data reuse exploration for low-power hierarchical memory mappings

Résumé

Efficient use of an optimized custom memory hierarchy to exploit temporal locality in the data accesses can have a very large impact on the power consumption in data dominated applications. In the past, experiments have demonstrated that this task is crucial in a complete low-power memory management methodology. But effective formalized techniques to deal with this specific task have not been addressed yet. In this paper, the surprisingly large design freedom available for the basic problem is explored in-depth and the outline of a systematic solution methodology is proposed. The efficiency of the methodology is illustrated on a real-life motion estimation application. The results obtained for this application show power reductions of about 85% for the memory subsystem compared to the case without a custom memory hierarchy. These large gains justify that data reuse and memory hierarchy decisions should be taken early in the design flow.
Fichier principal
Vignette du fichier
paper98.pdf (245.44 Ko) Télécharger le fichier

Dates et versions

hal-00089490 , version 1 (18-08-2006)

Identifiants

Citer

Sven Wuytack, Jean-Philippe Diguet, Francky Catthoor, Hugo de Man. Formalized methodology for data reuse exploration for low-power hierarchical memory mappings. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 1998, Vol.6, No.4, pp.529 - 537. ⟨10.1109/92.736124⟩. ⟨hal-00089490⟩
105 Consultations
419 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More