A Generic CAD Tool for Efficient NoC Design - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2004

A Generic CAD Tool for Efficient NoC Design

Résumé

Network on Chip (NoC) using packet switching is a solution to cope with complex systems on chip (SoC) communications. However, tools are needed to help designers to deal with NoC. The two elements composing a NoC are its routers and its Network Interfaces (NI). In this paper, we focus on the specification and generation steps of the µspider NOC design flow that addresses what we consider as the main features of a realistic and useful NoC. Firstly, the synthesis tool is based on a generic router a user through a user friendly design interface. Secondly, it supports the management of different levels of quality of service (QoS) allowing a guaranteed throughput (GT) service in addition to a classical best effort (BE) service. Finally, it can be tuned to handle asynchronous communications. The paper presents the router architecture and its various custom characteristics. We show the trade-off between a hierarchical QoS channel implementation and the performance of the system.

Mots clés

Fichier non déposé

Dates et versions

hal-00077367 , version 1 (30-05-2006)

Identifiants

  • HAL Id : hal-00077367 , version 1

Citer

Samuel Evain, Jean-Philippe Diguet, Dominique Houzet. A Generic CAD Tool for Efficient NoC Design. IEEE ISPACS 2004, International Symposium on Intelligent Signal Processing and Communication Systems, 2004, Seoul, South Korea. pp.728-733. ⟨hal-00077367⟩
234 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More