High-level modeling and design of asynchronous arbiters for on-chip communication systems - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2002

High-level modeling and design of asynchronous arbiters for on-chip communication systems

Résumé

Summary form only given. This work presents the design of complex arbitration modules, like those required in SoC communication systems. Clock-less, delay-insensitive arbiters are studied from the perspective of making easier and more practical the design of future GALS or GALA SoCs. This work focuses on high-level modeling and delay-insensitive implementations of low-power and reliable fixed and dynamic priority arbiters.
Fichier non déposé

Dates et versions

hal-00009606 , version 1 (06-10-2005)

Identifiants

Citer

Jean-Baptiste Rigaud, J. Quartana, Laurent Fesquet, Marc Renaudin. High-level modeling and design of asynchronous arbiters for on-chip communication systems. Proceedings-2002-Design,-Automation-and-Test-in-Europe-Conference-and-Exhibition., 2002, Paris, France. pp.1090, ⟨10.1109/DATE.2002.998447⟩. ⟨hal-00009606⟩

Collections

UGA CNRS TIMA
45 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More