Low-power asynchronous A/D conversion - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2002

Low-power asynchronous A/D conversion

Résumé

This paper presents a new architecture of analog-to-digital converter (ADC) for low-power applications. The converter is a tracking circuit without any global clock, based on an asynchronous design. Samples conversion is only triggered by the analog input signal amplitude variations, hence an irregular sampling of it. System simulations demonstrate that a significant reduction of the circuit activity can be achieved with it. Moreover, such a converter has been designed with 6-bit resolution, using a 0.18- mu m, 1.8-V standard CMOS technology from ST-Microelectronics. Electrical simulations show that, the asynchronous converter has an average power dissipation of only 1.9mW in the worst case, with a sample conversion time of 37.9ns, and an important noise reduction is achieved, compared to its synchronous counterparts.
Fichier non déposé

Dates et versions

hal-00009604 , version 1 (06-10-2005)

Identifiants

  • HAL Id : hal-00009604 , version 1

Citer

E. Allier, Laurent Fesquet, Marc Renaudin, G. Sicard. Low-power asynchronous A/D conversion. Integrated-Circuit-Design.-Power-and-Timing-Modeling,-Optimization-and-Simulation.-12th-International-Workshop,-PATMOS-2002.-Proceedings-Lecture-Notes-in-Computer-Science, 2002, Séville, Spain. pp.81-91. ⟨hal-00009604⟩

Collections

UGA CNRS TIMA
74 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More