MIMO Hardware Simulator: Digital Block Design for 802.11ac Applications with TGn Channel Model Test - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès IEEE Vehicular Technology Conference Spring 2012 Année : 2012

MIMO Hardware Simulator: Digital Block Design for 802.11ac Applications with TGn Channel Model Test

Résumé

This paper presents new frequency domain and time domain architectures for the digital block of a hardware simulator of MIMO propagation channels. This simulator can be used for 802.11ac applications. The hardware simulator facilitates the test and validation cycles by replicating channel artifacts in a controllable and repeatable laboratory environment, thus making it possible to ensure the same test conditions in order to compare the performance of various equipments. After the description of the general characteristics of the hardware simulator, the new architectures of the digital block are presented and designed on a Xilinx Virtex-IV FPGA. Their accuracy and latency are analyzed. TGn channel model E tests are given in details. Lastly, results for all TGn channel models are presented.

Domaines

Electronique
Fichier principal
Vignette du fichier
128-67474-review2.pdf (264.15 Ko) Télécharger le fichier
Origine : Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-00776612 , version 1 (15-01-2013)

Identifiants

Citer

Bachir Habib, Gheorghe Zaharia, Ghaïs El Zein. MIMO Hardware Simulator: Digital Block Design for 802.11ac Applications with TGn Channel Model Test. IEEE VTC Spring 2012, May 2012, Yokohama, Japan. pp.1-5, ⟨10.1109/VETECS.2012.6239922⟩. ⟨hal-00776612⟩
246 Consultations
578 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More