Method of Images for the Fast Calculation of Temperature Distributions in Packaged VLSI Chips - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2007

Method of Images for the Fast Calculation of Temperature Distributions in Packaged VLSI Chips

Résumé

Thermal aware routing and placement algorithms are important in industry. Currently, there are reasonably fast Green's function based algorithms that calculate the temperature distribution in a chip made from a stack of different materials. However, the layers are all assumed to have the same size, thus neglecting the important fact that the thermal mounts which are placed underneath the chip can be significantly larger than the chip itself. In an earlier publication, we showed that the image blurring technique can be used to calculate quickly temperature distribution in realistic packages. For this method to be effective, temperature distribution for several point heat sources at the center and at the corner and edges of the chip should be calculated using finite element analysis (FEA) or measured. In addition, more accurate results require correction by a weighting function that will need several FEA simulations. In this paper, we introduce the method of images that take the symmetry of the thermal boundary conditions into account. Thus with only "two" finite element simulations, the steady-state temperature distribution for an arbitrary complex power dissipation profile in a packaged chip can be calculated. Several simulation results are presented. It is shown that the power blurring technique together with the method of images can reproduce the temperature profile with an error less than 0.5%.
Fichier principal
Vignette du fichier
therm07018.pdf (747.22 Ko) Télécharger le fichier
Origine : Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-00202528 , version 1 (07-01-2008)

Identifiants

Citer

Virginia Martín Hériz, J.-H. Park, T. Kemper, S.-M. Kang, A. Shakouri. Method of Images for the Fast Calculation of Temperature Distributions in Packaged VLSI Chips. THERMINIC 2007, Sep 2007, Budapest, Hungary. pp.18-25. ⟨hal-00202528⟩
21 Consultations
203 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More