Hardware Accelerated Collision Detection - An Architecture and Simulation Results - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2005

Hardware Accelerated Collision Detection - An Architecture and Simulation Results

Résumé

We present a hardware architecture for a single-chip acceleration of an efficient hierarchical collision detection algorithm as well as simulation results for collision queries using this architecture. The architecture consists of two main stages, one for traversing simultaneously a hierarchy of discretely oriented polytopes, and one for intersecting triangles. Within each stage, the architecture is deeply pipelined and parallelized. For the first stage, we compare and evaluate different traversal schemes for bounding volume hierarchies. A simulation in VHDL shows that a hardware implementation can offer a speed-up over a software implementation by orders of magnitude. Thus, real-time collision detection of complex objects at rates required by force-feedback and physically-based simulations can be achieved.
Fichier principal
Vignette du fichier
228830130.pdf (309.73 Ko) Télécharger le fichier
Origine : Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-00181835 , version 1 (24-10-2007)

Identifiants

  • HAL Id : hal-00181835 , version 1

Citer

Andreas Raabe, Blazej Bartyzel, Joachim K. Anlauf, Gabriel Zachmann. Hardware Accelerated Collision Detection - An Architecture and Simulation Results. DATE'05, Mar 2005, Munich, Germany. pp.130-135. ⟨hal-00181835⟩

Collections

DATE
246 Consultations
254 Téléchargements

Partager

Gmail Facebook X LinkedIn More